You are on page 1of 2

VLSI IEEE PROJECT TITLES LIST

TECHNONLOGY DOMAIN
S.NO 1 2 3 4 5 6 7 8 9 10 CODE VLSIL01 VLSIL02 VLSIL03 VLSIL04 VLSIL05 VLSIL06 VLSIL07 VLSIL08 VLSIL09 VLSIL10

: VLSI : IEEE TRANSACTIONS ON LOW POWER VLSI


TITLES IMPACT OF RANDOM DOPANT FLUCTUATIONS ON THE TIMING CHARATERISTICS OF FLIP-FLOPS LOW POWER DUAL EDGE TRIGGERED FLIP-FLOP IMPLEMENTATION OF FULL ADDER CELLS USING NP-CMOS AND MULTI-OUTPUT LOGIC STYLES IN 90NM TECHNOLOGY DESIGN OF LOW POWER HIGH SPEED VLSI ADDER SUBSYSTEM DELAY BASED DUAL RAIL PRECHARGE LOGIC AN ENERGY EFFICIENT SECURE LOGIC TO PROVIDE RESISTANCE AGAINST DIFFERENTIAL POWER ANALYSIS ATTACKS POWER-EFFICIENT EXPLICIT-PULSED DUAL-EDGE TRIGGERED SENDEAMPLIFIER FLIP-FLOPS PERFORMANCE ANALYSIS OF POWER GATING DESIGNS IN LOW POWER VLSI CIRCUITS LOW POWER VLSI CIRCUIT IMPLEMENTATION USING MIXED STATIC CMOS AND DOMINO LOGIC WITH DELAY ELEMENTS ENERGY RECOVERY PERFORMANCE OF QUASI-ADIABATIC CIRCUITS USING LOWER TECHNOLOGY NODES POWER COMPARISON OF CMOS AND ADIABATIC FULL ADDER CIRCUITS DESIGN OF SEQUENTIAL ELEMENTS FOR LOW POWER CLOCKING SYSTEM LOW-VOLTAGE AND LOW-POWER CONSUMPTION 0.35UM CMOS VOLTAGE-MODE DEFUZZIFIER ENERGY EFFICIENT ADIABATIC LOGIC FOR LOW POWER VLSI APPLICATIONS BZ-FAD: A LOW-POWER LOW-AREA MULTIPLIER BASED ON SHIFT-AND-ADD ARCHITECTURE

11

VLSIL11

12

VLSIL12

13

VLSIL13

14

VLSIL14

15

VLSIL15

Page 1

16

VLSIL16

LOW-POWER AES DESIGN USING PARALLEL ARCHITECTURE

17

VLSIL17

LOW POWER FFT DESIGN FOR WIRELESS COMMUNICATION SYSTEMS ESTIMATING POWER CONSUMPTION FOR FIR FILTER IMPLEMENTATION ON FPGA A BIST TPG FOR LOW POWER DISSIPATION AND HIGH FAULT COVERAGE LOW POWER STATE-PARALLEL RELAXED ADAPTIVE VITERBI DECODER DESIGN AND IMPLEMENTATION FPGA IMPLEMENTATION OF LOW POWER PARALLEL MULTIPLIER LOW POWER FPGA-BASED IMPLEMENTATION OF DECIMATING FILTERS FOR MULTISTANDARD RECEIVER A LOW-POWER VITERBI DECODER DESIGN FOR WIRELESS COMMUNICATIONS APPLICATIONS

18

VLSIL18

19

VLSIL19

20

VLSIL20

21

VLSIL21

22 23

VLSIL22 VLSIL23

Page 2