Code: 9A04504

1
DIGITAL IC APPLICATIONS
(Electronics & Communication Engineering)

B.Tech III Year I Semester (R09) Regular & Supplementary Examinations December/January 2013/14

Time: 3 hours Answer any FIVE questions All questions carry equal marks
***** 1 (a) (b)

Max. Marks: 70

Explain how to estimate sinking current for low output and sourcing current for high output of CMOS gate. Explain the behavioral difference between simple transistor logic inverter and schottkey logic inverter. Design a transistor circuit of 2-input ECL NOR gate. Explain the operation with the help of function table. Draw the circuit diagram of basic TTL NAND gate and explain the three parts with the help of functional operation. Explain the behavioral design model of VHDL. Write a process based VHDL program for the prime-number detector of 4-bit input and explain the flow using logic circuit. Design a 10 to 4 encoder with inputs 1- out of 10 code and outputs in BCD? Provide the data flow style VHDL program. Draw the logic symbol of 74 x 85, 4-bit comparator and write a VHDL code for it. Write a VHDL code for fixed point to floating point conversion. Explain the timing specifications of PLD with an appropriate diagram. Give the VHDL code for PLD. Design a 4X4 unsigned multiplier using 256X8 ROM.

2

(a) (b)

3

(a) (b)

4

5 6 7

8

*****

Code: 9A04504

2
DIGITAL IC APPLICATIONS
(Electronics & Communication Engineering)

B.Tech III Year I Semester (R09) Regular & Supplementary Examinations December/January 2013/14

Time: 3 hours Answer any FIVE questions All questions carry equal marks
***** 1 (a) (b)

Max. Marks: 70

Explain how a CMOS device is destroyed. Design a 4-input CMOS OR-AND-INVERT gate. Explain the circuit with the help of logic diagram and function table. Design a TTL three-state NAND gate and explain the operation with the help of function table. Design a transistor circuit of 2-input ECL NOR gate. Explain the operation with the help of function table. Write a VHDL Entity and architecture for a 3-bit Synchronous counter using flip-flops. Explain the use of packages. Give the syntax and structure of a package in VHDL. Using two 74×138 decoders design a 4 to 16 decoder. Design a 16-bit comparator using 74×85s. Design a 16-bit ALU using a 74x381and 75x182. Explain the details about simple floating point encoder with a suitable diagram and write a VHDL code for it. Explain the operation of a 4 bit synchronous binary counter with the required diagram and wave forms. Design a 8X8 diode ROM using 74X138 for the following data starting from the location 11, 22, 33, FF, DD, CC, 01, 7E.

2

(a) (b)

3

(a) (b) (a) (b)

4

5 6

7

8

*****

Code: 9A04504

3
DIGITAL IC APPLICATIONS
(Electronics & Communication Engineering)

B.Tech III Year I Semester (R09) Regular & Supplementary Examinations December/January 2013/14

Time: 3 hours Answer any FIVE questions All questions carry equal marks
***** 1 (a) (b) 2 (a) (b) (a)

Max. Marks: 70

Design a three input NAND gate using diode logic and a transistor inverter. Analyze the circuit with the help of transfer characteristics. Explain how a CMOS device is destroyed. Draw the circuit diagram of basic CMS gate and explain the operation. Mention the DC noise margin levels of ECL 10K family. Design the logic circuit and write a data-flow style VHDL program for the following function. F (P) = ΠA,B,C,D (1, 7, 9, 13, 15) Explain the difference in program structure of VHDL and any other procedural language. Give an example. Write a VHDL program for 74×245. Design a 16-bit comparator using 74×85 Ics. Write a behavioral VHDL code for a74X280 (9 input parity checker). What is a comparator? Explain the operation of a 2-bit comparator with a relevant diagram. Draw its logic symbol and write a VHDL code for it. Draw the logic diagram for the 74X 163 synchronous 4 bit binary counters and explain its operation in free running mode with suitable wave forms. Determine the ROM size needed to realize the combinational logic function performed by each of the following MSI parts 74X49, 74X139, 74X153, 74X257, 74X381, 74X682.

3

(b)

4

(a) (b)

5 6

7

8

*****

Code: 9A04504

4
DIGITAL IC APPLICATIONS
(Electronics & Communication Engineering)

B.Tech III Year I Semester (R09) Regular & Supplementary Examinations December/January 2013/14

Time: 3 hours Answer any FIVE questions All questions carry equal marks
***** 1 (a) (b)

Max. Marks: 70

Explain the effect of floating inputs on CMOS gate. Explain how a CMOS device is destroyed. Design a 4-input CMOS OR-AND-INVERT gate. Explain the circuit with the help of logic diagram and function table. Explain the difference in program structure of VHDL and any other procedural language. Give an example. Draw the circuit diagram of basic CMS gate and explain the operation. Design a logic circuit to detect prime number of a 4-bit input. Write the VHDL program for the above design. Explain with example the syntax and the function of the following VHDL statements. (i) If, else and else if statements. (ii) Case statement. With the help of logic diagram explain 74×157 multiplexer. Write the data flow style VHDL program for this IC. Draw the logic diagram, logic symbol of 74 x 245 octal 3-state trans-receivers and explain its operation. Write a VHDL code for 8 bit comparator circuit. Using this entity write a VHDL code for 24 bit comparator. Use the structural model for it. Find the feedback equation for a 4 bit linear feedback shift register that produces maximum length sequence. Draw the logic diagram of LFSR and explain its operation with the starting state four.

2

(a) (b)

3

(a) (b)

4

(a) (b)

5

6

7

8

(a) (b)

Explain the detail view of internal structure of ROM with a good example. Realize the logic function performed by74X138 with ROM.

*****