Professional Documents
Culture Documents
models
SOMA files creation for different memory models
Creation of register sequences and testcases
Creation of hardware configuration file for generating RTLs for different configurations
supported by the IP
Coverage implementation for the features to be verified
Implementing the sampling of the coverage using the memory call back of the memory IP
Writing assertion for the critical functionality of the module
Regression support and primary verification debug
Coverage analysis and closure by adding test cases for uncovered functionality or code and
by adding exclusions
HVL : Systemverilog,
TB Methodology : UVM;
Title:
Algorithmic Design for Real Time Retinex Image Processing
Abstract:
A programmable class of Retinex-like filters, based on the separation of the illumination and
reflectance components is proposed. The dynamic range of the input image is controlled by
applying a suitable non-linear function to the illumination, while the details are enhanced by
processing the reflectance. An innovative spatially recursive rational filter is used to estimate
the illumination. Further, to improve the visual quality results of two-branch Retinex
operators when applied to videos, a three-branch technique can be used which exploits both
spatial and temporal filtering. Real-time implementation can be obtained by designing an
Application Specific Instruction-set Processor (ASIP)
HDL: Verilog
TB Methodology: UVM