You are on page 1of 1

grantx_i__0

grantx_i
V=B"01", S=1'b1 I0[1:0]
V=B"10", S=1'b1 I0[1:0] O[1:0]
O[1:0] S=default I1[1:0]
S=default I1[1:0]

S RTL_MUX
S RTL_MUX

grantx_i__2
BUSREQ1
S=2'b10 I0
grantx1_i__0 O[1:0]
I0 S=default I1[1:0]
O
I1
S[1:0] RTL_MUX
RTL_AND

grantx_i__4
grantx2_i__0
0 I0 grantx_i__1 S=2'b00 I0[1:0]
O grantx_i__3
I1 = V=B"10", S=1'b1 I0[1:0] S=2'b11 I1[1:0] O[1:0]
BUSREQ2 O[1:0] V=B"01", S=1'b1 I0[1:0]
RTL_EQ S=default I1[1:0] O[1:0] S=default I2[1:0]
S=default I1[1:0]

S RTL_MUX S[1:0] RTL_MUX


S RTL_MUX
I0
grantx1_i
O
I1 ready_reg
RTL_AND
C
Q
READY D
PRE
RTL_REG_ASYNC
mask_i__1 mask_reg[1:0] grantx2_i grantx_reg[1:0]
RESET CLR 1 I0 CLR
S=2'b00 I0[1:0] O
resp_reg[1:0] C I1 = C
S=2'b11 I1[1:0] O[1:0] Q
CLR D CE Q GRANTx[1:0]
CLK C RTL_EQ
S=default I2[1:0]
Q grantx_i__7 D MASTER[1:0]
RESP[1:0] D
S[1:0] RTL_MUX RTL_REG_ASYNC S=2'b00 I0

S=2'b11 I1 O RTL_REG_ASYNC
RTL_REG_ASYNC
S=default I2 MASTER_i
I0[1:0]
O[1:0]
S[1:0] RTL_MUX I1[1:0]
RTL_AND
mask0_i__0 mask_i__0 grantx_i__5 grantx_i__6
I0[1:0]
O[1:0] S=2'b10 I0[1:0] S=2'b01 I0 S=2'b10 I0
V=B"10" I1[1:0] O[1:0] O O
S=default I1[1:0] S=default I1 S=default I1
RTL_OR
S[1:0] RTL_MUX S[1:0] RTL_MUX S[1:0] RTL_MUX

mask0_i__1 mask_i
I0[1:0]
O[1:0] S=2'b01 I0[1:0]
V=B"01" I1[1:0] O[1:0]
S=default I1[1:0]
RTL_OR
S[1:0] RTL_MUX

mask0_i
I0[1:0]
O[1:0]
I1[1:0] -
SPLITx[1:0]
RTL_SUB

You might also like