You are on page 1of 4

INTEGRATED CIRCUITS

DATA SHEET
For a complete data sheet, please also download:

• The IC04 LOCMOS HE4000B Logic


Family Specifications HEF, HEC
• The IC04 LOCMOS HE4000B Logic
Package Outlines/Information HEF, HEC

HEF4556B
MSI
Dual 1-of-4 decoder/demultiplexer
Product specification January 1995
File under Integrated Circuits, IC04
Philips Semiconductors Product specification

HEF4556B
Dual 1-of-4 decoder/demultiplexer
MSI

DESCRIPTION
The HEF4556B is a dual 1-of-4 decoder/demultiplexer.
Each has two address inputs (A0 and A1), an active LOW
enable input (E) and four mutually exclusive outputs which
are active LOW (O0 to O3). When used as a decoder,
E when HIGH, forces O0 to O3 HIGH. When used as a
demultiplexer, the appropriate output is selected by the
information on A0 and A1 with E as data input. All
unselected outputs are HIGH.

Fig.2 Pinning diagram.

HEF4556BP(N): 16-lead DIL; plastic


(SOT38-1)
HEF4556BD(F): 16-lead DIL; ceramic (cerdip)
(SOT74)
HEF4556BT(D): 16-lead SO; plastic
(SOT109-1)
( ): Package Designator North America

PINNING
E enable inputs (active LOW)
A0 and A1 address inputs
O0 to O3 outputs (active LOW)

FAMILY DATA, IDD LIMITS category MSI


See Family Specifications

Fig.1 Functional diagram.

January 1995 2
Philips Semiconductors Product specification

HEF4556B
Dual 1-of-4 decoder/demultiplexer
MSI

Fig.3 Logic diagram (one decoder/multiplexer).

TRUTH TABLE

INPUTS OUTPUTS
E A0 A1 O0 O1 O2 O3
L L L L H H H
L H L H L H H
L L H H H L H
L H H H H H L
H X X H H H H

Notes
1. H = HIGH state (the more positive voltage)
2. L = LOW state (the less positive voltage)
3. X = state is immaterial

January 1995 3
Philips Semiconductors Product specification

HEF4556B
Dual 1-of-4 decoder/demultiplexer
MSI

AC CHARACTERISTICS
VSS = 0 V; Tamb = 25 °C; CL = 50 pF; input transition times ≤ 20 ns

VDD TYPICAL EXTRAPOLATION


SYMBOL MIN. TYP. MAX.
V FORMULA
Propagation delays
An → On 5 130 255 ns 103 ns + (0,55 ns/pF) CL
HIGH to LOW 10 tPHL 50 100 ns 39 ns + (0,23 ns/pF) CL
15 35 65 ns 27 ns + (0,16 ns/pF) CL
5 105 210 ns 78 ns + (0,55 ns/pF) CL
LOW to HIGH 10 tPLH 40 85 ns 29 ns + (0,23 ns/pF) CL
15 30 60 ns 22 ns + (0,16 ns/pF) CL
En → On 5 120 240 ns 93 ns + (0,55 ns/pF) CL
HIGH to LOW 10 tPHL 45 90 ns 34 ns + (0,23 ns/pF) CL
15 30 60 ns 22 ns + (0,16 ns/pF) CL
5 105 205 ns 78 ns + (0,55 ns/pF) CL
LOW to HIGH 10 tPLH 40 80 ns 29 ns + (0,23 ns/pF) CL
15 30 60 ns 22 ns + (0,16 ns/pF) CL
Output transition times 5 60 120 ns 10 ns + (1,0 ns/pF) CL
HIGH to LOW 10 tTHL 30 60 ns 9 ns + (0,42 ns/pF) CL
15 20 40 ns 6 ns + (0,28 ns/pF) CL
5 60 120 ns 10 ns + (1,0 ns/pF) CL
LOW to HIGH 10 tTLH 30 60 ns 9 ns + (0,42 ns/pF) CL
15 20 40 ns 6 ns + (0,28 ns/pF) CL

VDD
TYPICAL FORMULA FOR P (µW)
V
Dynamic power 5 4400 fi + ∑ (foCL) × VDD2 where
dissipation per 10 18 000 fi + ∑ (foCL) × VDD2 fi = input freq. (MHz)
package (P) 15 43 300 fi + ∑ (foCL) × VDD2 fo = output freq. (MHz)
CL = load capacitance (pF)
∑ (foCL) = sum of outputs
VDD = supply voltage (V)

APPLICATION INFORMATION
Some examples of applications for the HEF4556B are:
• Code conversion.
• Address decoding.
• Demultiplexing: when using the enable input as data input.

January 1995 4

You might also like