Professional Documents
Culture Documents
R1940 C1915
C1902
C5827
R1911 L2700 C2701
C1750
DZ2963 R2903 L2963 C2963 R2747 C2093 C8352
C8142 C1752
C5817
J5820
* SP*
C2726
*
*
XW2041
XW2040
C2723 C2095 C8356
C1909
C2700
C2094 R2050
XW2050
C2091
XW2051
R2040
R1910 C2045 C2055 C8226
*
C2960 R1913 L2702
C8550 *
J2960 DZ2960 L2960 STD9302
C8350
0
MH9302
C8254
82
U8550
C2090
J5810
C2711
R1912
U1700
R1751
C1916 L2741 C2725 C2721
R5
XW1902
0
R2900
C2092
81
C2961
L2961
*
DZ2961
SL9303
R5
U2710 XW2700 C8127
U2700
C2750
L2050
R2901 C1917
XW1903 U8350 C5
R8352
C2057
C1951 C2047 82
C8129
C8125
*
R2902
DZ2962 6
C8555
*
C8355
* * C5816
C1751
C2044
C1904
C2054
C1914
R1951
XW1900 C1910 U1900
C2046
C8126
L2962
C2962
U2040
U2050
PP9425 C8128
C1901
C3431
*
C1753 L1702
C81A6
C2710
R2406
C2233
C81A1
L2040
C8141
*
C1991 C1990
C2221
PP9406 R1753 C1761 R1752
C2056
XW2701
U2720
C1708
R3402
R3400
R3403
C3432
R1950
L8225
L2701
XW8104
U5820 U5810
C8250
C8253
SL9304 R1460 C1903 R2757 R2405 R0702
R0739
C1905
C8124
C2053
C81A7
C1950
C1400 C1461 R2241
C1460 R0703 C1707
C1920
R2727 C8280
R1953
C1913 * *
XW8105
R1461
C4323
C4322
C4318
C4326
C4317
C4327
R3002
R3502
C4316
C4074
R4065
PP9421 R8227
R2400 R1920
L8108
L2242
*
C4053
C4052
L4020
C4037
L4045
L4030
C4039
L4044
C4040
C4042
L4029
C4038
L8109
C2052 C2051 U5811 *
C2250
C81A5
R4300 C1906 C1706
C3434
R0771
C8281
C4033 C4034 C4073 R1952 R0753 C81A2
C4319 L4315 L4314 R8231
L5811
R0738
C1411
C2971 PP9422 C5815 C2251
C1480
C1404 C5825
*
R2041 R2051 R1790
D8228
R5
C4325 C4324
2
C2904
C8282
C4002
C8144
82
R8232
R1901
C1911
C2400
C2048
R0752
C1407
C1931
C2401
83
R3003 C1930
C8152
R1930 U2400
R3700
R2243
C8203
C8200
1
R3901
L3907
L3908
C5
C8201
L2901 C1908 C1907
C8238
C8231
C5814
C1912 R2750
C5824
82
0
* C1760
C3701
C3715
laptop-schematics.com
*
C5
R8235
R3702
C3231
R0704
R0705
L2212
FL3901 C2043 C2041 C2042 C8283
*
C3426 C2242
C2905
C2903
C2058
*
C1932 R1931
C8259
C8252
L5
XW2951 C4001 C1491 L1760
C81A0
81
U3520
C5
* C5811 R8239 C2243
R1211
0
C4054 R2450 C8284
81
C4043 C3413
L1701
0
PP9417 PP9423 C5823 C5820 C5813
L8111
R1051 PP9419
C3901
C3903
L3901
C3904
L3902
C3905
L3903
C3709
C3708
C3707
J1700
R1250 C8190 R8240
C2901
C3719
C3718
C3720
C3717
C8290
*
XW2950 C8135
C8162
C8151 C8166 C8138 C8285
C1101
FL3902 C3414
L2912
U4027
L2200
C8210
J2201
L2222
C1704
C8136
C8239
*
R0721
C8165
C8139
R0870
R0871
R1000
C0618 C1007 R1052 C2245
C5800
U4025 * R0832 PP9420
C8137
C81A9
C8196
C5801
PP9416 D8230
C2902
C2900
C3914
C3409 PP9403 L2201
C81A3
R0617 C1052 C2244 C1705
U4358 R3604 C3600 C8170 C8167
L3905
C81A8
C4500
R4500
7
C3912
L3904 C1703
C3422
R3401
C3423
C3520
L3520
L2900
C81A4 0
C3601
1
L2910
C4041
L2232
8
C2232
*
W
C2247
C2980
C2906
C2908
C2970
J2950
C3908 C1700
C3721
X
*
C3700
XW3003
XW3002
C3706 C1120 *
L8229
*
C3412 C2246
*
C1116 C8105 C8104 C8160
*
J3000 L1700
C8157
C1412
L4316
U3901
C3716 *
C3408
C3405
C3407
C3433
D8100
U3400
C3402
C4049
C4071
*
L2911
L2902
L2202
*
C2260
C3906 C3704 C2249
C2911 C2972
C8176
C8103
STD9300
C3909 C1121 XW5891
C3400
*
L4317 C4048 C4058 C4047 C3702
C1494
L3824 XW8114 R0651 C2248
R0646
C4055
L4070
R3531
R0720
Q8123
R4608
R4607
L4097
C3910
C3911
L4072
C3411
C3410
C3406
C1701
*
L3823
C4488
C2909
*
L3822 C3703 XW5890
C8175
C4321 C4046 * U3600 C3401 R0831 *
L8100 L8101 *
C4485
L3811
*
C4063
FL4012 C3403
R3530
*
*
L3809
C2910
C8177
C8148
C8145
C4639 C1410
R4437
L4083
C3416
C3417
C3415
C8102
*
L3812 C3705
L3807
L2903
C2973
* C3421 *
C4663 L3808 R3600 C3713
L3820
L3819
C3811
C0607
C8178
L3821
R0640
C4023 R0655
C4669
L3801
C4664 C3712 C3404 C1119
C3802
C3801
L3800
*
U3802
R8321
C8109 C8110 C8107 C8101
R8130
C3420
X
L4012 C0613 PP9472
W
XW5896
SW4601
C4665 U4617
8
L2800 C3800 C3500 DZ8120 R2242
C8179
C3710 U8100
1
C8106
L3817
0
C3810
1
C3419
C4668
C4666
C2802
C2807
C3424
C3425
R2250
C3805
L3803
XW5895
*
C3804
C2806
C2801
C3711 PP9471
L3802
C2800 C3809 C1117 C8147
C8180
*
R8116
Y0602
C4622 R3000 L2240
C3418
U4000
R2800
U4410
C4756
C4755
U5800
C3803 XW5893
D5701
*
C3000
C4641
U3000
U3801
C3808
XW3301
*
L8103 L8102
*
XW3300
C8181
XW5894
C8100
R8172
L3804
C8308
C4012
L5704
*
L4746
L3805
C3001
*
R2801
L3815
L3813
C8149
L4742 C1122
L4642
C3204
C3205
L4740
6
D5703
C2804 L3806 C3228 R8173
U2800
C8182
23
U0652
R3304
R3306
*
C3229
C4072
C4075
C4076
C4008
C1493
R4139
C4
U3003
C1002
R1006
R1005
DZ5700
R4064 U1400
C1103
C5702
C5700
R1001
C8233
U3803
L8112
C4151
L3814
*
C3807
C8183
U3001
C2803
C3223
R3305 R3307 R3301
C8237
L4136 L4229 C4230
C5704
C4232
C3219
C3806
*
U4714
C8230
C8184
C4154 C4155 C3207 C1174
U4722
*
L3201
*
C1402
C3213
L3825
C8117
C4484
C4483
C4486
C3221
C3220
L3200 *
DZ5710 R5790
R5791
C4472
C4234
C4487 L5700
C8216
R2290
R2291
C8185
L3840
L4436 R1201
C3208
C1026
* C8241
L4440
C8305
*
L8104 L8105
*
L2802
L2804
C4471 C8215
C4467 C8186 C8168 C8188 C8235
XW3303
C8232
C8240
R4739
C8158
C4239
*
C5703
R5700
C4489 C1177
L3203
C2270
J2800
L4435
C3225
C5701
L4701
C8113
L4254
R8303
C8242
C8169
U2201
C7522
L4747 C8187 C8156 C8159 *
STD9301
C8307
Y8200 *
U4215
*
C4228
R8327
5
R0940
J7500
60
XW3304 C1102
*
C8310
R4
R0933
C4227
C1450
R0931
U4123 C8118 C8119 C8172 L5701
R0735
L4743
C8161
C3224
C1175
L3204
0
C8164 C8154 C8234
L2801
1
L2803
C4708
L4765
C3002
R0941 R0736
DZ5703
L4253
U3002
3
8
R4711 R0930 R8322
61
W
C2240 C5705
C4710
C4736
C4737
C4738
C4798
C4739
C5882
R4701 C4794 C8143 R2205
C4229
C4235
L4
U3300 C8155
C7523
C8150
C1492
FL7500
XW3200
C3206 C3218 R1454 R0701
C5881
XW3305
C8153
C4101
C1173 C1171
*
C5880
*
*
L5702
C8301
C8114
C5707
C4218 C4219
C8212
C1009
C8131
R8399
C1302
*
L8106
XW7520
XW3302
C1322
R5800
R5805
R5802
R5801
*
U2200
L8107
R5804
R5803
C8140 * * XW5892 C7525
C8112
C4149
*
*
C2239
L8110
C1490
C3226
DZ5704
C1176
L4806
C4805
C4807
L3202
C3212
L4807 PP9469PP9468
C1413
* C7526
C8122
C3222 C3202 PP9483 PP9482
C4102
C4146
C4233
C4103
C4231
C1401
*
*
*
Q8104
C4216
U1300 C7524
C4507
C1170
R3303 C3300
*
C3209
FL4801
C3203
C4147
C4104
C8116
*
C1406
C3216
C3215
R3602
D5702
C4100 L4122
C8132
FL4211 XW8106
U4801
C4207
R8330
L4200
R8146 C2203
C4504
C3230
L4803 R8425
C8115
C1172
C3602
* C3211
L4805
L4500
C2241
C3201
C2202
U4500
R0750
R1205
R1206
R3601
R0751
C4503
C4502
R0770
R0765
R1207
R1208
R1209
SL9300
L5703
R1213
R8323
C4208 MH9300
R8445
C8146 C8193
C1015
C1148
Y3300 C1303
L4801
C8400 R8430
C1100
C1027
C3214
C3217
C8120
Q8440
*
C3227
C4804
R8100
C3210
L4804
C4803
XW8410
U9000
*
C1004
C1405
D5700
C8163
R1370
C8130
R8420
C8460
C1321
C1301
C1320
C1300
FL4802
*
C8123 C8121 U8400 R8411 R8410
C4809
C3200 R1260
*
C1361
*
C9000
C1360
*
SL9305
J4910
L2602
C2606
L2660
C2608
C2607
L2600
J2601
C2600
C2602
XW2600
L2610
C2605
C2603
C2604
L2601
R2601
820-4124-A
U2601
*
R1850
C1850
L1800
L1903
*
L1905
C1820
C1830 C1800
L1904
J1800
L1902
C1821
L1901
L1900
C1801
C1802
L1920
C1822
SP*
*
J4802
J4800
C4802
C4801
R4801
8 7 6 5 4 3 2 1
CK
1. ALL RESISTANCE VALUES ARE IN OHMS, 0.1 WATT +/- 5%. APPD
REV ECN DESCRIPTION OF REVISION
2. ALL CAPACITANCE VALUES ARE IN MICROFARADS. DATE
3. ALL CRYSTALS & OSCILLATOR VALUES ARE IN HERTZ.
A 0002535199 PRODUCTION RELEASED 2014-01-13
D D
22 28 SENSOR: PROX
X200 TABLE_TABLEOFCONTENTS_ITEM
N/A
12/05/12
N/A
RADIO_MLB_87
10/29/2013
28 35 CELL: BASEBAND (2 OF 2)
TABLE_TABLEOFCONTENTS_ITEM
RADIO_MLB_87
10/29/2013
C
30 CELL: RF TRANSCEIVER (2 OF 2)
TABLE_TABLEOFCONTENTS_HEAD
37 RADIO_MLB_87
10/29/2013
1 1 TABLE OF CONTENTS N/A N/A TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
3
TABLE_TABLEOFCONTENTS_ITEM
4 BOM TABLES J72_MLB_C
11/26/2012 33 40 CELL: PENTABAND PA RADIO_MLB_87
10/29/2013
TABLE_TABLEOFCONTENTS_ITEM
42 RADIO_MLB_87
10/29/2013
5 7 SOC: I/OS N/A 05/05/2011 TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
37 44 CELL: 2G PA RADIO_MLB_87
10/29/2013
TABLE_TABLEOFCONTENTS_ITEM
8 10 SOC: SRAM, IO PWRS N/A 04/18/2011 39 46 CELL: ASM AND HB LTE FRONT-END
TABLE_TABLEOFCONTENTS_ITEM
RADIO_MLB_87
10/29/2013
40 CELL: RX DIVERSITY
TABLE_TABLEOFCONTENTS_ITEM
47 RADIO_MLB_87
10/29/2013
9 11 SOC: VDD, SRAM, CPU, GPU PWRS N/A 04/18/2011 TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
75 N/A N/A
13 17 TOUCH: SUPPORT CKT & CONN N/A 06/21/2010 TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
15
TABLE_TABLEOFCONTENTS_ITEM
19 AUDIO: L81 CODEC KAVITHA 01/18/2012 48 83 PMU: ANYA PAGE 3 J72_MLB_C
11/26/2012
TABLE_TABLEOFCONTENTS_ITEM
50 POWER: PP1V8_SW
TABLE_TABLEOFCONTENTS_ITEM
85 J85 MLB_C
11/26/2012
17 21 BUTTON: CONN N/A N/A TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM
19
TABLE_TABLEOFCONTENTS_ITEM
24 SENSOR: OSCAR J72_MLB_C
11/26/2012 53 94 TEST: EE TP/PP J72_MLB_C
11/26/2012
TABLE_TABLEOFCONTENTS_ITEM
A A
DRAWING TITLE
SCH AND BOARD PART NUMBERS SCH,MLB-C1,X200
TABLE_5_HEAD
A.0.0
NOTICE OF PROPRIETARY PROPERTY: BRANCH
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
DRAWING I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
1 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 1 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
ALCATRAZ NOT ON
DISPLAY/ CELLULAR/ WIFI-ONLY CONFIG
TOUCH PANEL HSIC1 HSIC1
GPS
EDP PRIMARY CELLULAR ANT
DIVERSITY CELLULAR ANT
I2S4 JTAG
UART3 USART GPS ANT
C USB
C
SIM CARD
CSA 31-46
BACKLIGHT
UART5
SOC
TABLE_5_HEAD
339S0207
QTY
1
DESCRIPTION
U0652
CRITICAL
CRITICAL
BOM OPTION
TABLE_5_ITEM
D D
BOM OPTIONS
COMMON
ALTERNATE
16GB_PROD
32GB_PROD
64GB_PROD
128GB_PROD
PMU
TABLE_5_HEAD
TABLE_ALT_HEAD
TABLE_BOMGROUP_HEAD
BASIC COMMON,ALTERNATE 335S0930 335S0921 16GB U1400 HYNIX 20NM PPN1.5 16GB
U2200
TABLE_5_HEAD
NOTE: FOLLOWING J72, U2200 USES 353S3672 FOOTPRINT (353S4272 HAS SMALLER PADS DUE TO NEW DFM RULES)
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS: PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
PART NUMBER PART NUMBER
TABLE_ALT_ITEM TABLE_ALT_ITEM
MECHANICAL PARTS
TABLE_5_HEAD
TABLE_5_ITEM
B
806-7613 1 FENCE,RADIO,MLB,C BRD,X221 PD_CAN_RADIO CRITICAL
GYRO
TABLE_5_HEAD
338S1192 1 GYRO, ST MICRO U2720 CRITICAL GYRO_STMICRO 338S1158 OLD GYRO - ST MICRO
TABLE_5_ITEM
338S1218 1 GYRO, INVENSENSE U2720 CRITICAL GYRO_INVENSENSE OLDER INVENSENSE P/N 338S1135
BARCODE LABEL/EEEE CODES OLD INVENSENSE P/N 338S1200 (3/22/13)
TABLE_5_ITEM
TABLE_5_HEAD
TABLE_5_ITEM
825-7639 1 EEEE FOR 639-5388 (X200C1 GOOD IVS) FNJ8 CRITICAL EEEE_X200C_GOOD_IVS
TABLE_5_ITEM
825-7639 1 EEEE FOR 639-5389 (X200C1 BETTER IVS) FNJF CRITICAL EEEE_X200C_BETTER_IVS
TABLE_5_ITEM
ACCEL
A 825-7639 1 EEEE FOR 639-5390 (X200C1 BEST IVS) FNJC CRITICAL EEEE_X200C_BEST_IVS
TABLE_5_ITEM TABLE_5_HEAD SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
825-7639 1 EEEE FOR 639-5391 (X200C1 BEST+ IVS) FNJ7 CRITICAL EEEE_X200C_BEST+_IVS PART# QTY DESCRIPTION REFERENCE DESIGNATOR(S) CRITICAL BOM OPTION PAGE TITLE
825-7639 1 EEEE FOR 639-5392 (X200C1 ULTIMATE IVS) FNJG CRITICAL EEEE_X200C_ULTIMATE_IVS
TABLE_5_ITEM
BOM TABLES
DRAWING NUMBER SIZE
=PP1V8_PLL_SOC R06222
1 52 PP1V8_PLL_SOC_F =PP1V0_USB_SOC
54 54
0.00 01005
=PP3V3_USB_SOC
HSIC_VDD122 AM31
VDD_ANA_PLL_CCC AE20
6.3V
2 X5R-CERM
HSIC_VDD120 G22
HSIC_VDD121 G23
VDD_ANA_PLL U16
(3X 13MA)
0201 0201
(6X 1MA)
C0607
(25MA)
(1MA)
12PF
C TBD: XTAL PASSIVES WILL CHANGE ON H6P WITH FIRST HW BUILD 1 2
C
1 5%
R0655 Y0602 16V
3
XTAL_SOC_24M_I CERM
4
OMIT 1.00M 1.60X1.20MM-SM 01005
54 18 10 7 5 4 =PP1V8_SOC XTAL_SOC_24M_O 1% 24.000MHZ-30PPM-9.5PF-60OHM
2
1 1 1
U0652 1/32W
MF C0613
R0647 R0646 R0645 R0640
1
NC_HSIC0_DATA A26 HSIC0_DATA HSIC_VDD120 H6P 01005 2 12PF
100K 100K 100K NC_HSIC0_STB B26 HSIC0_STB POP-1GB-DDR 1
1.33K2 SOC_24M_O 1 2
1% 1% 1%
1/32W 1/32W 1/32W FCMSP XI0 F25 1% MF
MF MF MF SYM 1 OF 13 VDDIO18_GRP4 1/32W 01005 5%
2 01005 2 01005 2 01005 53 27 24 BI HSIC2_BB_DATA HSIC1_BB_DATA A27 HSIC1_DATA
HSIC_VDD121
XO0 E25 16V
JTAG_SOC_TDI MAKE_BASE=TRUE
B27 HSIC1_STB CERM
52 4
53 27 24 BI HSIC2_BB_STB HSIC1_BB_STB 01005
MAKE_BASE=TRUE
52 11 4 JTAG_SOC_TMS
53 44 HSIC1_WLAN_DATA HSIC2_WLAN_DATA AM33 HSIC2_DATA
52 11 4 JTAG_SOC_TCK BI
MAKE_BASE=TRUE
HSIC_VDD122 ANALOGMUXOUT E26 NC_ANALOGMUXOUT
53 44 BI HSIC1_WLAN_STB HSIC2_WLAN_STB AM34 HSIC2_STB
MAKE_BASE=TRUE
USB_DP B29 USB_SOC_P BI 11 52
H21 HSIC_VSS121
AM32 HSIC_VSS122
H20 HSIC_VSS120
H23 USB_VSSA0
A SYNC_MASTER=N/A SYNC_DATE=04/18/2011 A
PAGE TITLE
SOC: MAIN
DRAWING NUMBER SIZE
SOC I/OS
R0720 OMIT
33.2
1%
1/32W
MF OMIT 48 13 5 IN GPIO_BTN_HOME_L AC5 GPIO0 U0652
01005 48 17 5 IN GPIO_BTN_ONOFF_L AB1 GPIO1 H6P
53 15 OUT I2S0_CODEC_ASP_MCK 1 2 I2S0_CODEC_ASP_MCK_R C30 I2S0_MCK U0652 I2C0_SCL AV6 I2C0_SCL_1V8 OUT 5 11 48 52
TRISTAR 17 GPIO_BTN_VOL_UP_L AB2 GPIO2 POP-1GB-DDR
AL32 IN
15 OUT I2S0_CODEC_ASP_BCLK I2S0_BCLK H6P I2C0_SDA AR7 I2C0_SDA_1V8 BI 5 11 48 52 PMU AD1 FCMSP
GPIO_BTN_VOL_DOWN_L
VDDIO18_GRP1
AL31 POP-1GB-DDR 17 IN GPIO3
15 I2S0_CODEC_ASP_LRCK I2S0_LRCK SYM 2 OF 13
D
VDDIO18_GRP2
OUT GPIO_BTN_SRL_L AD5 GPIO4
D R0721
33.2
1%
15
15
IN
OUT
I2S0_CODEC_ASP_DIN
I2S0_CODEC_ASP_DOUT
AJ31
AK31
I2S0_DIN
I2S0_DOUT
FCMSP
SYM 3 OF 13
I2C1_SCL AP8
I2C1_SDA AU7
I2C1_SOC2OSCAR_SWDCLK_1V8
I2C1_SOC2OSCAR_SWDIO_1V8
OUT
BI
5 19
5 19
48 17 5 IN
OUT GPIO_SOC2BEACON_EN AE4 GPIO5 TMR32_PWM0 AC31 OSCAR_TIME_SYNC_HOST_INT IN 19
VDDIO18_GRP2
OUT IN
DWI_CLK AP19 DWI_AP_CLK IN 48 52
AG3 AL4
52 13 IN GPIO_GRAPE_IRQ_L GPIO13 UART1_RTSN UART1_SOC2BT_RTS_L OUT 44
NC_GPIO_GYRO_IRQ1 E30 I2S2_MCK DWI_DI AT18 TP_SOC_TST_CPUSWITCH_OUT
28 IN BB_IPC_GPIO AG4 GPIO14 UART1_RXD AK4 UART1_BT2SOC_TX IN 44 53
15 I2S2_CODEC_XSP_BCLK AJ33 I2S2_BCLK DWI_DO AT19 DWI_AP_DO 48 53
VDDIO18_GRP1
OUT OUT GPIO_ALS_IRQ_L AH3 AK3 UART1_SOC2BT_TX
AJ34 20 IN GPIO15 UART1_TXD OUT 44 53
53 15 I2S2_CODEC_XSP_LRCK I2S2_LRCK
VDDIO18_GRP1
OUT AR1 NC_SEP_7816UART0_RST GPIO_BOARD_ID3 AH2
AH31 SEP_7816UART0_RST 10 IN GPIO16
15 IN I2S2_CODEC_XSP_DIN I2S2_DIN AP3 SEP_I2C0_SCL AH4 AL5
VDDIO18_GRP1
SEP_7816UART0_SCL OUT 5 51 28 24 IN GPIO_BB2SOC_RESET_DET_L GPIO17 UART2_CTSN NC_UART2_CTS
53 15 I2S2_CODEC_XSP_DOUT AH34 I2S2_DOUT
OUT AP2 SEP_I2C0_SDA GPIO_BOOT_CONFIG0 AG5 AM3 NC_UART2_RTS
SEP_7816UART0_SDA BI 5 51 10 IN GPIO18 UART2_RTSN
SEP_7816UART1_RST AR4 NC_SEP_7816UART1_RST 48 IN GPIO_PMU2SOC_IRQ_L AJ5 GPIO19 UART2_RXD AM2 UART2_WLAN2SOC_TX IN 44 53
16 GPIO_SPKAMP_RIGHT_IRQ_L AG31 I2S3_MCK
IN AR2 NC_SEP_7816UART1_SCL GPIO_SOC2PMU_KEEPACT AJ4 AM1 UART2_SOC2WLAN_TX
AG32 I2S3_BCLK SEP_7816UART1_SCL 48 5 OUT GPIO20 UART2_TXD OUT 44 53
10 OUT I2S3_SOC2BT_BCLK AP4 AK2
SEP_7816UART1_SDA NC_SEP_7816UART1_SDA 52 13 OUT GPIO_GRAPE_RST_L GPIO21
10 I2S3_SOC2BT_LRCK AH33 I2S3_LRCK
OUT GPIO_BB2SOC_GPS_SYNC AP13 AN3 UART3_BB2SOC_RTS_L
AF31 I2S3_DIN AB33 28 IN GPIO22 UART3_CTSN IN 24 28
10 I2S3_BT2SOC_DATA SIO_7816UART0_RST HSIC1_WLAN2SOC_REMOTE_WAKE 44 53
VDDIO18_GRP2
IN GPIO_SOC2BB_RADIO_ON_L AP12 AN4 UART3_SOC2BB_RTS_L
AG34 I2S3_DOUT AA31 52 26 24 IN GPIO23 UART3_RTSN OUT 24 28
10 OUT I2S3_SOC2BT_DATA SIO_7816UART0_SCL HSIC1_WLAN2SOC_DEVICE_RDY 44 53
NC_GPIO_BB_HSIC_DEV_RDY AR13 GPIO24 UART3_RXD AP1 UART3_BB2SOC_TX IN 11 24 28 52
SIO_7816UART0_SDA AB31 HSIC1_SOC2WLAN_HOST_RDY 5 44 53
10 GPIO_BOOT_CONFIG1 AN14 GPIO25 UART3_TXD AN1 UART3_SOC2BB_TX 11 24 28 52
BB_JTAG_TCK AE31 I2S4_MCK AA33 HSIC2_BB2SOC_REMOTE_WAKE IN OUT
52 27 24 OUT SIO_7816UART1_RST 28
AT12
52 5 IN GPIO_FORCE_DFU GPIO26
52 27 24 OUT BB_JTAG_TMS AF33 I2S4_BCLK SIO_7816UART1_SCL AA32 HSIC2_BB2SOC_DEVICE_RDY 24 28
TP_GPIO_DFU_STATUS AT13 GPIO27 UART4_CTSN AV3 PMU_GPIO_OSCAR2PMU_HOST_WAKE IN 19 48
52 27 24 OUT BB_JTAG_TDI AE32 I2S4_LRCK SIO_7816UART1_SDA AA34 HSIC2_SOC2BB_HOST_RDY 24 28
10 IN GPIO_BOOT_CONFIG2 AV13 GPIO28 UART4_RTSN AU3 GPIO_OSCAR_RESET_L OUT 19
52 27 24 IN BB_JTAG_TDO AD31 I2S4_DIN
AE33 I2S4_DOUT SOCHOT0 AP18 SOCHOT0_L 5 49 52 10 IN GPIO_BOOT_CONFIG3 AP14 GPIO29 UART4_RXD AT3 UART4_OSCAR2SOC_RXD IN 19 53
52 27 24 OUT BB_JTAG_TRST_L
VDDIO18_GRP1 SOCHOT1 AP17 SOCHOT1_L OUT 5 48 19 OUT GPIO_SOC2OSCAR_DBGEN AU13 GPIO30 UART4_TXD AT2 UART4_SOC2OSCAR_TXD OUT 19 53
22
OUT GPIO_SOC2BB_RST_L AP15
GPIO_PROX_IRQ_L AR14
GPIO31
GPIO32 UART5_RTXD AM5 UART5_BATT_RTXD 45 48
C
IN BI
28 IN GPIO_BB2SOC_GSM_TXBURST AT14 GPIO33
10 IN GPIO_BOARD_ID2 AN6 SPI0_MISO
16 5 OUT GPIO_SPKAMP_RST_L AT15 GPIO34
10 IN GPIO_BOARD_ID1 AP5 SPI0_MOSI
53 44 GPIO_BT_WAKE AP16 GPIO35
VDDIO18_GRP2
GPIO_BOARD_ID0 AT5 OUT
10 IN SPI0_SCLK
AV5 48 11 IN GPIO_TS2SOC2PMU_INT AR16 GPIO36
NC_SPI0_SSIN SPI0_SSIN
16 GPIO_SPKAMP_LEFT_IRQ_L AT16 GPIO37 UART6_RXD W31 UART6_TS_ACC_RXD 11 52
IN IN
18 GPIO_SOC2LCD_PWREN AT17 GPIO38 UART6_TXD Y31 UART6_TS_ACC_TXD 11 52
SPI1_GRAPE_MISO AU5 OUT OUT
52 13 IN SPI1_MISO
52 13 SPI1_GRAPE_MOSI AV4 SPI1_MOSI
OUT
VDDIO18_GRP1
13 SPI1_GRAPE_SCLK AU4 SPI1_SCLK
OUT
52 13 SPI1_GRAPE_CS_L AR5 SPI1_SSIN
OUT
54 51 5 =PP1V8_S2R_MISC
B R0771
220K 2
B
1 GPIO_BTN_HOME_L 5 13 48 54 18 10 7 5 4 =PP1V8_SOC
5% NOSTUFF NOSTUFF
1/32W 1 1 1 1 1 1 1 1 1 1
MF R0700 R0701 R0702 R0703 R0704 R0705 R0750 R0751 R0752 R0753 GPIO_SPKAMP_RST_L 5 16
01005 2.2K 2.2K 1.8K 1.8K 2.2K 2.2K 2.2K 2.2K 2.2K 2.2K GPIO_SOC2PMU_KEEPACT 5 48
5% 5% 5% 5% 5% 5% 5% 5% 5% 5%
54 =PP1V8_ALWAYS 1/32W 1/32W 1/32W 1/32W 1/32W 1/32W 1/32W 1/32W 1/32W 1/32W HSIC1_SOC2WLAN_HOST_RDY 5 44 53
R0770 MF MF MF MF MF MF MF MF MF MF
220K 2 2 01005 2 01005 2 01005 2 01005 2 01005 2 01005 2 01005 2 01005 2 01005 2 01005 GPIO_FORCE_DFU 5 52
1 GPIO_BTN_ONOFF_L 5 17 48 GPIO_SPKAMP_KEEPALIVE 5 16 52
52 48 11 5 I2C0_SDA_1V8
5%
1/32W 52 48 11 5 I2C0_SCL_1V8
MF
01005
52 16 5 I2C2_SDA_1V8
1 1 1 1 1
54 51 5 =PP1V8_S2R_MISC 52 16 5 I2C2_SCL_1V8 R0739 R0735 R0736 R0737 R0738
R0765 100K 100K 100K 100K 100K
1
220K 2 GPIO_BTN_SRL_L 22 20 5 I2C3_SDA_1V8 1% 1% 1% 1% 1%
5 17 48 1/32W 1/32W 1/32W 1/32W 1/32W
22 20 5 I2C3_SCL_1V8 MF MF MF MF MF
5%
1/32W
(SCREEN ROTATION LOCK) 2 01005 2 01005 2 01005 2 01005 2 01005
MF SEP_I2C0_SDA
01005 51 5
51 5 SEP_I2C0_SCL
19 5 I2C1_SOC2OSCAR_SWDIO_1V8
19 5 I2C1_SOC2OSCAR_SWDCLK_1V8
54 18 10 7 5 4 =PP1V8_SOC
R0754
100K 2
1 SOCHOT0_L 5 49 52
5%
1/32W
A =PP1V8_S2R_MISC
MF
01005
SYNC_MASTER=N/A SYNC_DATE=05/05/2011 A
54 51 5
R0755 PAGE TITLE
1
100K 2
SOCHOT1_L 5 48
SOC: I/OS
5% DRAWING NUMBER SIZE
1/32W
MF
Apple Inc. 051-0886 D
01005
REVISION
R
A.0.0
NOTICE OF PROPRIETARY PROPERTY: BRANCH
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
7 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 5 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
OMIT OMIT
D AP25
AP26
C18
C19
A11
A13
AG12
AG14
D
AP27 C22 A14 AG16
AP28 C23 A16 AG18
AP29 C24 A18 AG20
AP30 C26 A25 AG22
AP31 C27 A28 AG24
AP32 C29 A30 AG26
AR3 C31 A33 AG28
AR8 D1 A34 AG30
AR12 D2 AA1 AH5 =PP1V8_NAND_SOC
54 6
AR15 D3 AA2 AH7
AR17 D4 AA3 AH9 R0831 R0832
AR20 D5 AA4 AH11 1 1
AR21 D6 AA8 AH13 100K 100K
AR22 D7 AA10 AH15 1% 1%
1/32W 1/32W
AR23 D8 AA12 AH17 MF MF
2 01005 OMIT 2 01005
AR24 D9 AA14 AH19
AR25 D10 AA16 AH21 FMI0_CE0_L G32 PPN0_CEN0 PPN1_CEN0 R32 FMI1_CE0_L
52 12 OUT U0652 OUT 12 52
AR28 D11 AA18 AH23 NC_PPN0_CEN1 H31 PPN0_CEN1 H6P PPN1_CEN1 P32 NC_PPN1_CEN1
AR29 D12 AA22 AH25 POP-1GB-DDR
AR32 D13 AA24 AH27 FCMSP
AT1 D15 AA26 AH29 SYM 4 OF 13
AT4 D16 AA28 AH32 CRITICAL
AT6 D17 AA30 AJ1
AT20 D18 AB5 AJ3
AT21 D19 AB7 AJ8
C AT22 D20 AB9 AJ10 12 BI FMI0_AD<0> B32 PPN0_IO0 PPN1_IO0 M34 FMI1_AD<0> BI 12
C
AT23 D21 AB11 AJ12 12 BI FMI0_AD<1> C32 PPN0_IO1 PPN1_IO1 M33 FMI1_AD<1> BI 12
VSS
AT24 D22 AB13 AJ14 12 BI FMI0_AD<2> C33 PPN0_IO2 PPN1_IO2 L32 FMI1_AD<2> BI 12
VSS
AT25 D32 AB15 AJ16 53 12 BI FMI0_AD<3> C34 PPN0_IO3 PPN1_IO3 M32 FMI1_AD<3> BI 12
AT26 E1 AB17 AJ18 12 FMI0_AD<4> F32 PPN0_IO4 PPN1_IO4 K32 FMI1_AD<4> 12
BI BI
AT27 E3 AB19 AJ22 12 FMI0_AD<5> F33 PPN0_IO5 VDDIO18_GRP3 PPN1_IO5 J32 FMI1_AD<5> 12
BI BI
AT28 E4 AB21 AJ24 12 BI FMI0_AD<6> F34 PPN0_IO6 PPN1_IO6 H33 FMI1_AD<6> BI 12
AT29 E5 AB23 AJ26 12 BI FMI0_AD<7> G34 PPN0_IO7 PPN1_IO7 H34 FMI1_AD<7> BI 12
AT30 VSS E6 AB25 AJ28
VSS
AT31 E7 AB27 AJ30
AT32 E8 AB29 AK5 12 FMI0_ALE A31 PPN0_ALE PPN1_ALE N34 FMI1_ALE 12
OUT OUT
AU1 E9 AB32 AK7 12 OUT FMI0_CLE B31 PPN0_CLE PPN1_CLE P31 FMI1_CLE OUT 12
AU2 E10 AC4 AK9 12 OUT FMI0_WE_L A32 PPN0_WEN PPN1_WEN N32 FMI1_WE_L OUT 12
AU11 E11 AC8 AK11 12 OUT FMI0_RE_L D33 PPN0_REN PPN1_REN L31 FMI1_RE_L OUT 12
AU16 E12 AC10 AK13 53 12 BI FMI0_DQS D34 PPN0_DQS PPN1_DQS L34 FMI1_DQS BI 12
AU18 E13 AC12 AK15 FMI0_ZQ E33 PPN0_ZQ PPN1_ZQ K33 FMI1_ZQ
AU21 E14 AC14 AK17 R0870 R0871
AU33 E15 AC16 AK19 1
240 2 1
240 2
AU34 E18 AC18 AK21
1% 1%
AV1 E19 AC20 AK23 1/32W 1/32W
MF D31 MF
AV2 E20 AC22 AK27 01005 PPN0_VREF PPN1_VREF N31 01005
AV9 E21 AC24 AK29
AV11 E22 AC26 AK32
AV14 E31 AC28 AL3
AV16 E32 AC30 AL6
AV18 E34 AC34 AL8
B AV20
AV33
F2
F3
AD2
AD7
AL10
AL12
=PP1V8_NAND_SOC 6 54
B
AV34 F4 AD9 AL14
1
B1 F5 AD11 AL16 R0860 1
50K C0860
B2 F6 AD13 AL18 1% 0.01UF
B4 F7 AD15 AL20 1/32W 10%
MF 6.3V
2 X5R
B5 F8 AD17 AL22 2 01005 01005
B6 F9 AD19 AL24 PPVREF_FMI_SOC
B7 F10 AD21 AL26
B8 F12 AD23 AL28
1
B9 F13 AD25 AL30 R0861 1 C0861
B10 F14 AD29 AM4 50K 0.01UF
1% 10%
1/32W
B11 F15 AD32 AM7 MF 2 6.3V
X5R
B12 F26 AE3 AM18 2 01005 01005
=PP1V8_MIPI_SOC 54
1 C0962
0.1UF
20%
6.3V
2 X5R-CERM
01005
D D
NC_MIPI0D_VREG
54
=PP1V0_MIPI_SOC NC_MIPI1D_VREG
1 C0930
AN25
AN26
AN27
AN28
AN29
MIPI0D_VREG_0P4V AR27
MIPI1D_VREG_0P4V AR30
1UF
20%
2 4V
X6S
0204 MIPI_VDD10 =PP1V8_SOC 4 5 10 18 54
(55MA)
1 1 1 1
R0931 R0930 R0933 R0932
2.2K 2.2K 2.2K 2.2K
5% 5% 5% 5%
VDDIO18_GRP1
NC_SENSOR0_ISTRB AN10 SENSOR0_ISTRB 1/32W 1/32W 1/32W 1/32W
AR9 MF MF MF MF
NC_SENSOR0_XSHUTDOWN SENSOR0_XSHUTDOWN 2 01005 2 01005 2 01005 2 01005
OMIT
NC_SENSOR1_ISTRB AR10 SENSOR1_ISTRB
NC_SENSOR1_XSHUTDOWN AP10 SENSOR1_XSHUTDOWN
U0652
H6P
POP-1GB-DDR
53 23 MIPI0C_CAM_REAR_DATA_P<0> AU27 MIPI0C_DPDATA0 FCMSP ISP0_SCL AT7 ISP0_CAM_REAR_SCL 23 52
IN BI
AV27 MIPI0C_DNDATA0 SYM 5 OF 13
53 23 IN MIPI0C_CAM_REAR_DATA_N<0> ISP0_SDA AV7 ISP0_CAM_REAR_SDA OUT 23 52
CRITICAL
53 23 MIPI0C_CAM_REAR_DATA_P<1> AU26 MIPI0C_DPDATA1
IN
MIPI0C_CAM_REAR_DATA_N<1> AV26 MIPI0C_DNDATA1
VDDIO18_GRP1
53 23 IN
ISP1_SCL AU8
DISPLAYPORT NC_MIPI0C_CAM_REAR_DATA_P2
NC_MIPI0C_CAM_REAR_DATA_N2
AU24 MIPI0C_DPDATA2
AV24 MIPI0C_DNDATA2
ISP1_SDA AP9
100
01005
ISP1_CAM_FRONT_SCL
ISP1_CAM_FRONT_SDA OUT
BI 20 52
20 52
C R0901
0.00 2
NC_MIPI0C_CAM_REAR_DATA_N3 AV23 MIPI0C_DNDATA3
SENSOR1_CLK AU9 ISP1_CAM_FRONT_CLK_R 1
49.9
01005
2 R0940 ISP1_CAM_FRONT_CLK OUT 20 52
C
=PP1V8_EDP_SOC 1 PP1V8_EDP_AVDD_AUX AU25 MIPI0C_DPCLK
54
53 23 OUT MIPI0C_CAM_REAR_CLK_P SENSOR1_RST AT9 ISP1_CAM_FRONT_SHUTDOWN_L OUT 20 52
0% MIPI0C_CAM_REAR_CLK_N AV25 MIPI0C_DNCLK
53 23
1 C0951 1/32W
MF
1 C0952 1 C0953 1 C0954 1 C0955 1 C0956 OUT
56PF 01005 8.2PF 56PF 0.22UF 1.0UF 1.0UF
5% +/-0.5PF 5% 20% 20% 20% NC_MIPI0D_DPDATA0 AU32 MIPI0D_DPDATA0
16V 16V 16V 6.3V 6.3V 6.3V
2 NP0-C0G 2 NP0-C0G-CERM 2 NP0-C0G 2 X5R 2 X5R 2 X5R AV32 MIPI0D_DNDATA0
01005 01005 01005 0201 0201-1 0201-1
NC_MIPI0D_DNDATA0
MIPI_VDD10
NC_MIPI0D_DPDATA1 AU31 MIPI0D_DPDATA1
NC_MIPI0D_DNDATA1 AV31 MIPI0D_DNDATA1
DP_PAD_AVDDX F17
DP_PAD_AVDDP0 G18
MIPI_VSS
(10MA)
(14MA)
(14MA)
AL25
AM25
AM26
AM27
AM28
AM29
B OMIT
B
U0652
H6P
POP-1GB-DDR
FCMSP
DP_PAD_AVSSX
DP_PAD_AVSS1
DP_PAD_AVSS0
OUT 18 53
A
DP_PAD_DVSS
G16
H17
H18
G19
H19
G17
REVISION
R
A.0.0
NOTICE OF PROPRIETARY PROPERTY: BRANCH
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
9 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 7 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
OMIT
54
=PP1V2_VDDIOD_SOC AM20 R33
AM21 U0652 T1 52 48 24 11 10 4 RESET_SOC_L AP22 DDR0_CKEIN G30
AM22 H6P T2 NOTE: CKEIN CONFIRMED 1.8V TOLERANT U32 DDR1_CKEIN G31
VDDIOD_DDR0CA POP-1GB-DDR ON 5/6/12, BY MANU G
AM23 T3 G33
CAPS FOR VDDIOD ARE SHARED WITH VDDQ FCMSP
AM24 T5 54
=PP1V2_S2R_DDR_SOC AP23 DDR0_VDD_CKE (<1MA) H1
CRITICAL U31 H2
T7 DDR1_VDD_CKE (<1MA)
C1000 1
R29 T9 DDR0_CA_ZQ AU15 DDR0_RREF_CA H3
0.1UF
D T29
U29 VDDIOD_DDR1CA
T11
T13
20%
6.3V
X5R-CERM 2
DDR1_CA_ZQ
DDR0_DQ_ZQ
AC33
F11
DDR1_RREF_CA
DDR0_RREF_DQ
OMIT
U0652
H4
H5
D
01005
V29 T15 =PP1V2_S2R_DDR DDR1_DQ_ZQ T4 DDR1_RREF_DQ H25
54 8 H6P
T17 1 8 PPVREF_DDR0_CA AU17 DDR0_VREF_CA POP-1GB-DDR H27
AA6 T19 1 R1001 1R1000 1
R1030 1
R1031 PPVREF_DDR1_CA Y33 DDR1_VREF_CA FCMSP H29
R1005 240 240 240 240 8
CAPS FOR VDDIO18_X ARE SHARED WITH VDDIODX V23 AK1 K29
V25
1 C1015 B3 K31
4.3UF
=PP1V8_VDDIO18_SOC AD6 V27 =PP1V2_S2R_DDR 20% B14 K34
54 9 54 8
2 4V
X5R-CERM
AH6 V30 D25 L2
1 C1070 1 C1071 AM8 V32 1
0610
E2
4.7UF R1051 (45MA)
20% 1UF AM10 V34 2.21K J34
6.3V
2 X5R 20% VDD1
4V
2 X6S AM12 VDDIO18_GRP1 W1 1% P34
402 1/32W
0204 (65MA) MF U1
AM14 W2
(GPIO,UART,SPI,I2C) 2 01005 V33
AM16 (SENSOR,SOCHOT,PMU) W3
AM19 W4 AU12
PPVREF_DDR1_CA AU19
1 C1072 1 C1073 W5 8
AV22
1UF 0.47UF W8 NOSTUFF VOLTAGE=0.6V
20% 20% 1 1 MIN_NECK_WIDTH=0.2MM
4V 4V
2 X7S W10 R1052 C1052 MIN_LINE_WIDTH=0.3MM
2 X6S 2.21K 0.01UF =PP1V2_VDDQ_DDR
B 0204 0204 W12
W14
1%
1/32W
MF
10%
6.3V
2 X5R
NET_SPACING_TYPE=PWR
MAX_NECK_LENGTH=3 MM 54 8
1
A6
A8
B
2 01005 01005 C1027 C21
W16 4.3UF
W18 20% C25
2 4V
X5R-CERM
W20 F1
0610
W22 J1
W24 L1 (CURRENT CONSUMPTION
W26 54 8
=PP1V2_VDDQ_DDR N1 SHARED WITH VDDIOD)
R1260
1
100 2 SOC_TESTMODE 4 52
5%
1/32W
MF
01005
BOARD ID SOC_FAST_SCAN_CLK
C 54 18 10 7 5 4 =PP1V8_SOC
ID_J86_J87 ID_J85_J87 ID_DEV
4
5 I2S3_SOC2BT_BCLK I2S4_SOC2BT_BCLK 44
C
1 1 1 1 SOC_HOLD_RESET 4
MAKE_BASE=TRUE
BOARD_ID[3] 5 GPIO_BOARD_ID3
BOARD_ID[2] 5 GPIO_BOARD_ID2
4 WDOG_SOC WDOG_SOC2PMU_RESET_IN 48
MAKE_BASE=TRUE
BOARD_ID[1] 5 GPIO_BOARD_ID1
BOARD_ID[0] 5 GPIO_BOARD_ID0
ID[3-0] SYSTEM
1010 J85 AP S/W READ FLOW
MLB 1011 J85 DEV
1. SET GPIO AS INPUT
1100 J86 AP 2. DISABLE PU AND ENABLE PD
MLB_B 1101 J86 DEV
3. READ
MLB_C 1110 J87 AP
1111 J87 DEV
BOARD REVISION
5 GPIO_BOARD_REV2
SIM CARD
5 GPIO_BOARD_REV1
5 GPIO_BOARD_REV0
NOSTUFF NOSTUFF 52 27 25 24
PP_LDO6_RUIM_1V8
B 1
R1207
2.2K
1
R1208
2.2K
1
R1209
2.2K CELL
B
5% 5% 5% 1 C3001
1/32W 1/32W 1/32W 1.0UF
MF MF MF 10% CELL
2 01005 2 01005 2 01005 NC_J3000_5
2 16V
X5R
1
R3000
0402 15.00K
1%
5
1/32W
VCC VPP MF
CELL 2 01005
J3000
SIM-CARD-X113-X223
F-ST-SM
BRD_REV[2-0] S/W READ FLOW SIMCRD_RST_CONN 2 RESET SIMCRD_IO_CONN
52 28 24 IN I/O 6 BI 24 28 52
DETGND
101 EVT 52 28 24
SIMCRD_CLK_CONN 3 CLK DETECT 7 SIM_TRAY_DETECT 24 28 52
IN OUT
2. ENABLE PU AND DISABLE PD
GND
GND
GND
GND
GND
3. READ CELL
1 C3002
9
10
11
12
4
8
100PF
5%
6.3V
2 CERM
01005
A SYNC_MASTER=N/A SYNC_DATE=04/11/2011 A
PAGE TITLE
343S0658 = TRISTAR 2, A1
998-5855 = TRISTAR 2, TC
343S0639 = TRISTAR 2, A0
343S0614 = TRISTAR 1
D D
TRISTAR
54
=PP3V0_S2R_TRISTAR
1 C1320 1 C1300 1 C1360
8.2PF 0.1UF 1.0UF
+/-0.5PF 20% 20%
16V
2 NP0-C0G-CERM 2 6.3V 10V
2 X5R-CERM
X5R-CERM
01005 01005 0201-1
54
=PP1V8_S2R_TRISTAR =PP3V3_ACC 54
1 C1321 1 C1301 1 C1302 1 C1322
8.2PF 0.1UF 0.1UF 8.2PF
VDD_1V8 F3
VDD_3V0 F4
ACC_PWR D5
+/-0.5PF 20% CRITICAL 10% +/-0.5PF
16V
2 NP0-C0G-CERM 2 6.3V 2 6.3V 2 16V
X5R-CERM CERM-X5R NP0-C0G-CERM
01005 01005 0201 01005
PPVBUS_PROT 46 52
CRITICAL
U1300 1 C1361
CBTL1610A1UK 1UF
10%
C3 WLCSP 2 25V
52 15 MIKEY_TS_P DIG_DP P_IN F6 X5R
C4 402
52 15 MIKEY_TS_N DIG_DN ACC1 C5 PPOUT_E75_ACC_ID1 43
A1 ACC2 E5 PPOUT_E75_ACC_ID2 43
USB_BB_P
C TO USB BB MUX
53 52 24
53 52 24 USB_BB_N B1
USB1_DP
USB1_DN DP1 A2 E75_DPAIR1_P 43
C
C2 DN1 B2 E75_DPAIR1_N 43
48 PMU_USB_BRICKID BRICK_ID
A3 DP2 A4 E75_DPAIR2_P 43
AP USB 52 4 USB_SOC_P USB0_DP
B3 DN2 B4 E75_DPAIR2_N 43
52 4 USB_SOC_N USB0_DN
E2 CON_DET_L E3 TS_CON_DET_L 43
52 5 UART6_TS_ACC_TXD UART0_TX
ACCESSORY UART
E1
52 5 UART6_TS_ACC_RXD UART0_RX POW_GATE_EN* D6 OVP_SW_EN_L OUT 46
F2
52 5 UART0_SOC_TXD UART1_TX SWITCH_EN E4 RESET_SOC_L IN 4 8 10 24 48 52
AP DEBUG UART F1
52 5 UART0_SOC_RXD UART1_RX HOST_RESET B6 TS2PMU_RESET_IN OUT 48
UART3_BB2SOC_TX D2 D3 I2C0_SDA_1V8
BB DEBUG UART 52 28 24 5 UART2_TX SDA 5 48 52
(T’S OFF TO H4A UART4) UART3_SOC2BB_TX D1 D4 I2C0_SCL_1V8
52 28 24 5 UART2_RX SCL 5 48 52
INT C6 GPIO_TS2SOC2PMU_INT
JTAG_SOC_TCK A5 OUT 5 48
52 4 JTAG_CLK E6
B5 BYPASS TRISTAR_BYPASS
52 4 JTAG_SOC_TMS JTAG_DIO VOLTAGE=3V
DVSS
DVSS
DVSS
MIN_LINE_WIDTH=0.2MM
MIN_NECK_WIDTH=0.1MM
NET_SPACING_TYPE=PWR
MAX_NECK_LENGTH=0.5MM
CRITICAL
F5
C1
A6
1 C1303
1.0UF
20% TRISTAR BYPASS FOR 3V LDO
10V
2 X5R-CERM
0201-1
B R1370
0.00 2
B
15 OUT L81_MBUS_REF 1
0%
1/32W
MF
01005
A SYNC_MASTER=N/A SYNC_DATE=N/A A
PAGE TITLE
IO: TRISTAR
DRAWING NUMBER SIZE
D D
54 =PP3V3_NAND
1 1 1 1 1 1 1 1 1 1 C1404
C1490 C1491 C1400 C1401 C1402 C1480 C1405 C1406 C1407 =PP1V8_NAND 12 48 54
27PF 27PF 10UF 10UF 10UF 10UF 1UF 1UF 1UF 0.47UF
5% 5% 20% 20% 20% 20% 20% 20% 20% 20%
16V 16V 6.3V 6.3V 6.3V 6.3V 4V 6.3V 6.3V 4V 1 1
2 NP0-C0G 2 NP0-C0G 2 CERM-X5R 2 CERM-X5R 2 CERM-X5R 2 CERM-X5R 2 X6S 2 X5R 2 X5R 2 X7S C1410 C1411 1 C1412 1 C1413 1 C1493 1 C1494
01005 01005 0402-2 0402-2 0402-2 0402-2 0204 0201 0201 0204 15UF 15UF 15UF 2.2UF 27PF 27PF
20% 20% 20% 20% 5% 5%
4V 4V 4V
2 X5R 2 X5R 2 X5R 2 4V
X5R-CERM 2 16V
NP0-C0G
16V
2 NP0-C0G
0402 0402 0402 0201 01005 01005
PPVDDI_NAND
LAYOUT NOTE FOR U1400 VDDI:
ENSURE TRACE INDUCTANCE < 2NH 1 1
C1492 C1450
C 5%
27PF 2.2UF
20%
C
2 16V
NP0-C0G 2 4V
X5R-CERM
01005 0201
OB8
OC8
OD8
OE0
OF8
OA8
B6
F2
M6
N1
N7
G0
VDDI
VCC VCCQ
CRITICAL
6 FMI0_AD<0> G3 IO0-0 OMIT
BI A5 FMI0_CE0_L
CE0*
6 BI FMI0_AD<1> H2 IO1-0 U1400 CLE0 A3 FMI0_CLE
IN 6 52
ALE0 C1 FMI0_ALE IN 6
FMI0_AD<3> K2
XXNM-XGBX8-MLC-PPN1.5-ODP
53 6 BI IO3-0 E3
WE0* FMI0_WE_L IN 6
6 FMI0_AD<4> L5 IO4-0
BI
6 FMI0_AD<5> K6 IO5-0
BI
J5 RE0 B4 NC_U1400_RE0
6 BI FMI0_AD<6> IO6-0
H6 RE0* C7 FMI0_RE_L IN 6
6 BI FMI0_AD<7> IO7-0
G1 DQS0 H4 FMI0_DQS IN 6 53
6 BI FMI1_AD<0> IO0-1
J1 DQS0* F4 NC_U1400_DQS0
6 BI FMI1_AD<1> IO1-1
6 FMI1_AD<2> L1 IO2-1
BI
N3 R/B0* E5 TP_U1400_RB0 53
6 BI FMI1_AD<3> IO3-1
6 FMI1_AD<4> N5 IO4-1
BI C5 FMI1_CE0_L
L7 CE1* IN 6 52
6 BI FMI1_AD<5> IO5-1 C3
CLE1 FMI1_CLE IN 6
6 FMI1_AD<6> J7 IO6-1
BI D2 FMI1_ALE
G7 ALE1 IN 6
6 BI FMI1_AD<7> IO7-1
WE1* E1 FMI1_WE_L IN 6 =PP1V8_NAND 12 48 54
RE1 D4 NC_U1400_RE1
RE1* D6 FMI1_RE_L
B IN 6
1
R1460 1 C1460
B
DQS1 M4 FMI1_DQS IN 6 50K 0.01UF
1% 10%
DQS1* K4 NC_U1400_DQS1 1/32W 6.3V
MF 2 X5R
R/B1* E7 TP_U1400_RB1 53
2 01005 01005
PPVREF_FMI_NAND
VREF G5
A7
M2
OC0
OD0
OE8
OF0
G8
243 50K 0.01UF
1% 1% 10%
1/32W 1/32W 6.3V
2 X5R
MF MF
01005
2 01005 2 01005
A SYNC_MASTER=MLB SYNC_DATE=05/04/2012 A
PAGE TITLE
NAND STORAGE
DRAWING NUMBER SIZE
TOUCH SUBSYSTEM
L1700
240OHM-350MA RCPT - MLB 998-4526 -> 516S1054
=PP5V25_GRAPE PP5V25_GRAPE_FILT
D 54
1
0201
2 13 52
(PLUG - FLEX 998-4527)
D
CRITICAL
1 C1700 1 C1701 1 C1702 J1700
27PF 1UF 1000PF 503304-2010
5% 10% 10%
16V
2 NP0-C0G
10V
2 X5R
16V
2 X7R-CERM F-ST-SM-1
22
01005 402 0201 R1752 21
0.00
0%
1/32W
MF PP3V0_S2R_HALL_FILT 2 1 GPIO_BTN_HOME_FILT_L
01005 52 13 13 52
5 DISPLAY_SYNC 1 2 52 DISPLAY_SYNC_R 4 3
1UF 2 16V
NP0-C0G 52 5 GPIO_GRAPE_RST_L 18 17 PP5V25_GRAPE_FILT 13 52
20% 01005
CRITICAL CRITICAL 2 6.3V 52 13 PP1V8_GRAPE_FILT 20 19
1
1 C1750 X5R
0201
0.1UF VDD
10% 23
16V
2 X5R-CERM U1700 24
0201 SLG5AP302
VCC_MAIN_GRAPE_RAMP TDFN
7 CAP D 3
=PP1V8_GRAPE 2 5
52 PP1V8_GRAPE_SW
54 ON S
CRITICAL
1 CRITICAL GND 1 C1753
R1751 1 C1751
8
10UF
100K 4700PF 20%
1% 10% 10V
C 1/32W
MF
10V
2 X7R
201
2 X5R-CERM
0402-2 C
2 01005
L1760 R1790
GPIO_BTN_HOME_L 1 2 GPIO_BTN_HOME_R_L 1.00K2
LAYOUT NOTE: 48 5 1 GPIO_BTN_HOME_FILT_L 13 52
0.38 DCR
L1701
240OHM-350MA
1 2 PP1V8_GRAPE_FILT 13 52
0201
1 C1703 1 C1704 1 C1705
27PF 1UF 1000PF
5% 20% 10%
16V
2 NP0-C0G
6.3V
2 X5R
16V
2 X7R-CERM
01005 0201 0201
B L1702
B
240-OHM-0.2A-0.8-OHM
=PP3V0_S2R_HALL 1 2 PP3V0_S2R_HALL_FILT
54 13 52
0201-2
1 C1706 1 C1707 1 C1708
27PF 1UF 1000PF
5% 20% 10%
16V
2 NP0-C0G 2 X5R
6.3V 16V
2 X7R-CERM
01005 0201 0201
A SYNC_MASTER=N/A SYNC_DATE=06/21/2010 A
PAGE TITLE
D D
R1850
DMIC1_FF_SCLK 1
0.00 2 DMIC1_FF_SCLK_FILT
15
0%
1/32W
MF NOSTUFF
01005
1 C1850 P/N 510S0760 - MLB
27PF (P/N 510S0761 - FLEX)
5%
2 16V
NP0-C0G
01005 CRITICAL
J1800
AA07A-S016VA1
F-ST-SM-COMBO
18
17
B B
A SYNC_MASTER=N/A SYNC_DATE=03/31/2011 A
PAGE TITLE
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
54 16 =PPVCC_MAIN_AUDIO
CRITICAL
C1904 1 1 C1909
54 15 =PP1V8_AUDIO NOTE:
0.1UF 4.7UF
1 1 10% 20%
C1902 C1915 10V 10V U1900 DECAPS CHANGED ON 5/24/12 PER RADAR #11485846 MIKEY BUS FILTER
0.1UF 0.1UF X5R-CERM 2 2 X5R-CERM
0201 0402
20% 20%
2 6.3V
X5R-CERM 2 6.3V
X5R-CERM
01005 01005
VOLTAGE=4.2V SIGNAL_MODEL=EMPTY
MIN_LINE_WIDTH=0.3MM
MIN_NECK_WIDTH=0.15MM R1951
1 C1930
PPVCC_VPROG_CP 1.00 2 100PF
VOLTAGE=1.7V 1 5%
MIN_LINE_WIDTH=0.3MM PLACE R1930 & R1931 CLOSE TO U3600 25V
MIN_NECK_WIDTH=0.15MM 2 NP0-CERM
R1950
D 1
1.002 PP1V7_VCP
1 C1914
0.1UF
1%
1/20W
0201
MF-LF 1
R1930
12
0201
D
1 2
MF-LF 1% 0201 10%
10V R1953
1/20W CRITICAL CRITICAL 2 X5R-CERM 0 5% NOSTUFF
54 16 =PP1V7_VA_VCP 1 C1950 1 C1951 0201 5% 1/20W 1 C1931
4.7UF 1.0UF 1/20W 15 L81_MBUS_P MF MIKEY_TS_P BI 11 52
20% 20% MF
L81_MBUS_N 201 100PF MIKEY_TS_N
CRITICAL CRITICAL 6.3V 6.3V 2 201 15 5% BI 11 52
1 C1901 1 C1903 2 X5R
402
2 X5R
0201-1 VOLTAGE=4.2V R1931 25V
2 NP0-CERM
4.7UF 0.1UF GND_AUDIO_CODEC
MIN_LINE_WIDTH=0.3MM 12 0201
20% 10% 52 15 MIN_NECK_WIDTH=0.15MM R1952 1 2
6.3V 10V 255K 2
2 X5R 2 X5R-CERM PPVCC_VPROG_MB_F PPVCC_VPROG_MB 5%
1
402 0201 1/20W SIGNAL_MODEL=EMPTY
GND_AUDIO_CODEC MF
52 15
1 C1913
1%
1/20W
VOLTAGE=4.2V
MIN_LINE_WIDTH=0.3MM
201 1 C1932
C1905 0.1UF 201
MF
MIN_NECK_WIDTH=0.15MM 100PF
10% 5%
4.7UF 10V 2 25V
L81_FLYP 2 X5R-CERM NP0-CERM
2 1 0201
0.3MM 0201
VPROG_CP G10
G1
VCP0 G8
VCP1 G9
A9
VL A8
VP0 E8
VP1 E9
VPROG_MB H1
6.3V 20% 0.15MM
402 X5R
L81_FLYC
VA
VD
0.3MM CRITICAL
0.15MM
C1906 C1907
4.7UF 4.7UF
2 1 L81_FLYN CRITICAL 1 2 GND_AUDIO_CODEC 15 52
0.3MM
6.3V 20% 0.15MM H10 FLYP +VCP_FILT H9
U1900 L81_PVCP 0.15MM 0.30MM
20% 6.3V
402 X5R J10 L1920
FLYC CS42L81-CWZR-A1 GNDCP J9 X5R 402
R1920 240-OHM-0.2A-0.8-OHM
K10 FLYN WLCSP K9 L81_NVCP 3.3K 2
-VCP_FILT CRITICAL 1 2
SYM 1 OF 2 0.15MM 0.30MM C1908 15 CODEC_HP_DET 1 52 CODEC_HP_DET_R CONN_HP_HEADSET_DET_FILT IN 14
0201-2
NC_MIC1_BIAS NO_TEST=TRUE H2 MIC1_BIAS AOUT1+ F10 NC_LEFT_CH_OUT_P 4.7UF 5% NOSTUFF
R1901 1 2
1/32W
1
2.21K2 L81_MIC2_BIAS_IN 15 AIN1P
NO_TEST=TRUE E3 AIN1+ AOUT1_M F9
NO_TEST=TRUE
NC_LEFT_CH_OUT_N MF
01005
C1920
1
E4 NO_TEST=TRUE 20% 6.3V 4700PF
15 AIN1N
NO_TEST=TRUE
MF 201 AIN1- X5R 402 10%
1% 10V
1/20W 15 MIC1_BIAS_FILT
NO_TEST=TRUE H3 MIC1_BIAS_FILT 2 X7R
L81_MIC2_BIAS 201
C AOUT2+
D10 NC_RIGHT_CH_OUT_P
PLACE L1900 TO 1905 CLOSE
TO THE HP CONNECTOR
C
C1911 1 NO_TEST=TRUE
AOUT2- D9 NC_RIGHT_CH_OUT_N
1.0UF J3 NO_TEST=TRUE
20% MIC2_BIAS_IN L1900
6.3V FERR-33-OHM-0.8A-0.09-OHM
X5R 2 G4 MIC2_BIAS
0201-1 C1912
4.7UF K3 MIC2_BIAS_FILT_IN DP J4 L81_MBUS_P 15
1 2 CONN_HP_LEFT_FILT 14
OUT
1 2 F3 MIC2_BIAS_FILT DN K4 L81_MBUS_N 15
0201 MIN_LINE_WIDTH=0.20MM
MIN_NECK_WIDTH=0.15MM
L81_MIC2_BIAS_FILT_IN L81_MIC2_BIAS_FILT L81_AIN2_POS C1 AIN2+ HPOUTA J8 52 CODEC_HP_LEFT MIN_LINE_WIDTH=0.20MM MIN_NECK_WIDTH=0.15MM
20%
6.3V L81_AIN2_NEG D1 AIN2M HPOUTB K8 52 CODEC_HP_RIGHT MIN_LINE_WIDTH=0.20MM MIN_NECK_WIDTH=0.15MM
X5R L1901
402 HS3 J1 52 15 CODEC_HP_HS3 FERR-33-OHM-0.8A-0.09-OHM
C1916 MIN_LINE_WIDTH=0.50MM MIN_NECK_WIDTH=0.20MM TO HEADPHONE JACK
XW1902 HS4 K1 52 15 CODEC_HP_HS4 MIN_LINE_WIDTH=0.50MM MIN_NECK_WIDTH=0.20MM 1 2 CONN_HP_RIGHT_FILT
SHORT-8L-0.25MM-SM 0.1UF H4 OUT 14
1 2 NC_MIC3_BIAS NO_TEST=TRUE
MIC3_BIAS HS3_REF K7 MIN_LINE_WIDTH=0.20MM
52 15 CODEC_HP_HS4 2 1 HP_MIC_POS 0201
MIN_NECK_WIDTH=0.15MM
NOSTUFF 15 AIN3P NO_TEST=TRUE C3 AIN3+ HS4_REF J7
6.3V 10% C2 H8
0201 CERM-X5R 15 AIN3N NO_TEST=TRUE
AIN3- HPDETECT CODEC_HP_DET 15 L1902
15 MIC3_BIAS_FILT NO_TEST=TRUE G3 MIC3_BIAS_FILT FERR-33-OHM-0.8A-0.09-OHM
XW1903 C1917 1 2 CONN_HP_HS3_FILT IN 14
SHORT-8L-0.25MM-SM 0.1UF
1 2 LINEOUTA K6 NO_TEST=TRUE NC_CODEC_LINE_OUT_L 0201 MIN_LINE_WIDTH=0.50MM
MIN_NECK_WIDTH=0.20MM
52 15 CODEC_HP_HS3 2 1 HP_MIC_NEG
F4
NOSTUFF NC_MIC4_BIAS NO_TEST=TRUE
MIC4_BIAS LINEOUTB J6 NO_TEST=TRUE NC_CODEC_LINE_OUT_R
6.3V 10% AIN4P NO_TEST=TRUE D2 AIN4+ LINEOUT_REF H6
0201 CERM-X5R
15 L1903
15 AIN4N NO_TEST=TRUE E2 AIN4- FERR-33-OHM-0.8A-0.09-OHM
MIC4_BIAS_FILT NO_TEST=TRUE F2 MIC4_BIAS_FILT FILT+ E1 L81_FILT 1 2
15 CONN_HP_HS4_FILT IN 14
FILT- F1 CRITICAL 0201 MIN_LINE_WIDTH=0.50MM
1 C1910 CODEC_HP_HS3_REF 52
MIN_NECK_WIDTH=0.20MM
10UF MIN_LINE_WIDTH=0.15MM
C10 MIN_NECK_WIDTH=0.1MM L1904
GNDHS
GNDHS
NC_SPEAKER_VQ
GNDP
GNDD
GNDA
SPEAKER_VQ 20%
2 6.3V
CERM-X5R 120-OHM-210MA
0402 1 2 CONN_HP_HS3_REF_FILT IN 14
01005 MIN_LINE_WIDTH=0.15MM
B
E10
A10
K2
J2
G2
B CODEC_HP_HS4_REF
MIN_LINE_WIDTH=0.15MM
52
MIN_NECK_WIDTH=0.1MM
MIN_NECK_WIDTH=0.1MM L1905
NOSTUFF VOLTAGE=0V 120-OHM-210MA
0.15MM
XW1900 0.20MM 1 2 CONN_HP_HS4_REF_FILT
SHORT-8L-0.25MM-SM IN 14
1 2 GND_AUDIO_CODEC15 52
01005 MIN_LINE_WIDTH=0.15MM
MIN_NECK_WIDTH=0.1MM
MIC1_BIAS_FILT 15
GND0 C6 PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
MAKE_BASE=TRUE 14 DMIC1_FF_SD R1912 1 2 22 L81_DMIC1_FF_SD B1 DMIC1_SD PART NUMBER
MIC4_BIAS_FILT IN D3
1 C1990 15 1/32W 5% MF 01005
B2 GND1
14 IN DMIC1_FF_SCLK R1913 1 2 22 L81_DMIC1_FF_SCLK DMIC1_SCLK D5
TABLE_ALT_ITEM
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
A1
B1
F5
2 CERM-X5R
C1
D1
A4
A5
0201 603 0402-1 0402-1 C2047
0201
4.7UF
VA
D CRITICAL
VBST VP
1
20%
6.3V
2
X5R-CERM1
402
D
L2040
2.2UH-20%-3.3A-0.115OHM U2040 CRITICAL
CS35L19B-CWZR/C0 C2048
A2
1 2 L19_R_SWITCH WLCSP FILT+ F2 L19_R_FILT 4.7UF
TFA302610A-SM B2 SW VER1 LDO_FILT C5 L19_R_LDO_FILT 1 2
20% X5R-CERM1
I2C2_SDA_1V8 D5 6.3V 402 SPKR_R_VSENSE_N
52 16 5 SDA 16
VSENSE- E3
D6 SCL
52 16 5 I2C2_SCL_1V8 VSENSE+ E2
A7 INT* 16 SPKR_R_VSENSE_P
5 GPIO_SPKAMP_RIGHT_IRQ_L ISENSE- F1 SPKR_R_SES_N
SIGNAL_MODEL=EMPTY
A6 RESET* ISENSE+ E1 SPKR_R_SES_P
GPIO_SPKAMP_RST_L
SIGNAL_MODEL=EMPTY
16 5
XW2041
52 16 5
OUT- C2
XW2040
SM
54 52 47 PP1V7_VA_VCP C7 ADO
IREF+ B7 L19_R_IREF
SM
53 16 5 I2S1_SPKAMP_MCK E7 MCLK
53 16 5 I2S1_SPKAMP_BCLK E6 SCLK
CRITICAL
I2S1_SPKAMP_LRCK F6 LRCK/FSYNC R2040
53 16 5 MIN_LINE_WIDTH=0.5 MM
0.1002 MIN_NECK_WIDTH=0.2 MM SPKR_R_CONN_P
53 16 5 I2S1_SPKAMP_DOUT F7 SDIN 1
MIN_LINE_WIDTH=0.5 MM 1%
E5 SDOUT 1 MIN_NECK_WIDTH=0.2 MM 1/4W
53 16 5 I2S1_SPKAMP_DIN R2041 MF
GNDP GNDA 44.2K
1%
1/20W
MF
0402
SPEAKER CONNECTOR
A3
B3
B4
B5
B6
C3
C4
D3
D4
C6
E4
F3
F4
2 201
C C
SPKR_R_CONN_P
XW2074
SM
16 SPKR_R_VSENSE_P 1 2 SIGNAL_MODEL=EMPTY
SPKR_R_CONN_N SPKR_R_CONN_N
MIN_LINE_WIDTH=0.5 MM XW2075
MIN_NECK_WIDTH=0.2 MM
SM 16 43 5216 43
52
16 SPKR_R_VSENSE_N 1 2 SIGNAL_MODEL=EMPTY 16 43 5216 43
52
SPKR_L_CONN_P 16 43 5216 43
52
XW2076 16 43 5216 43
SM 52
16 SPKR_L_VSENSE_P 1 2 SIGNAL_MODEL=EMPTY
SPKR_L_CONN_N
UPDATED: DEC 13
A1
B1
F5
C1
D1
A4
A5
I2C2_SCL_1V8 D6 VSENSE+ E2
52 16 5 SCL
SIGNAL_MODEL=EMPTY
A6 RESET* ISENSE+ E1 SPKR_L_SES_P
SIGNAL_MODEL=EMPTY
16 5 GPIO_SPKAMP_RST_L
D7 ALIVE OUT+ D2 SPKR_L_P
52 16 5 GPIO_SPKAMP_KEEPALIVE
OUT- C2
XW2050
XW2051
C7 ADO
IREF+ B7 L19_L_IREF
SM
SM
53 16 5 I2S1_SPKAMP_MCK E7 MCLK
53 16 5 I2S1_SPKAMP_BCLK E6 SCLK
CRITICAL
F6
53 16 5 I2S1_SPKAMP_LRCK LRCK/FSYNC R2050
0.1002 MIN_NECK_WIDTH=0.2 MM
MIN_LINE_WIDTH=0.5 MM
53 16 5 I2S1_SPKAMP_DOUT F7 SDIN 1 SPKR_L_CONN_P
MIN_LINE_WIDTH=0.5 MM 1%
1
53 16 5 I2S1_SPKAMP_DIN E5 SDOUT R2051MIN_NECK_WIDTH=0.2 MM 1/4W MF
44.2K 0402
GNDP GNDA 1%
1/20W
MF
2 201
A3
B3
B4
B5
B6
C3
C4
D3
D4
C6
E4
F3
F4
A SYNC_MASTER=KAVITHA SYNC_DATE=01/18/2012 A
SPKR_L_CONN_N PAGE TITLE
MIN_LINE_WIDTH=0.5 MM
MIN_NECK_WIDTH=0.2 MM AUDIO: CS35L19A AMPS
DRAWING NUMBER SIZE
D D
BUTTON CONNECTOR
(MOVED HERE TO SUPPORT COST FORMAT) 516S0828
(REF DES PRESERVED FOR LAYOUT) CRITICAL
J2960
503548-1010
F-ST-SM
L2960 11 12
240-OHM-0.2A-0.8-OHM R2900
1 2 GPIO_BTN_VOL_DOWN_R_L 1.00K2 1 2
5 GPIO_BTN_VOL_DOWN_L 1 52 GPIO_BTN_VOL_DOWN_L_FILT
0201-2 3 4
1% 52 GPIO_BTN_VOL_UP_L_FILT
L2961 1/32W
240-OHM-0.2A-0.8-OHM MF
01005
R2901 52 GPIO_BTN_SRL_L_FILT 5 6
GPIO_BTN_VOL_UP_R_L 1.00K2 7 8
C 5 GPIO_BTN_VOL_UP_L 1
0201-2
2 1
1%
9 10 C
L2962 1/32W
240-OHM-0.2A-0.8-OHM MF
01005
R2902
1 2 GPIO_BTN_SRL_R_L 1.00K2 13 14
48 5 GPIO_BTN_SRL_L 1
0201-2
1%
L2963 1/32W
240-OHM-0.2A-0.8-OHM MF
01005
R2903
1 2 GPIO_BTN_ONOFF_R_L 1.00K2
48 5 GPIO_BTN_ONOFF_L 1 52 GPIO_BTN_ONOFF_L_FILT
0201-2
1%
1/32W
MF 2 DZ2962 2
01005 DZ2960 201-1
201-1
12.8V-100PF 12.8V-100PF
1 1 DZ2961 2
C2960 C2961 1 C2962 1 C2963 DZ2963 2
82PF 82PF 201-1 201-1
5% 5% 82PF 82PF 1 12.8V-100PF 1 12.8V-100PF
5% 5%
2 25V
CERM
25V
2 CERM 25V
2 CERM
25V
2 CERM
0201 0201 0201 0201 1 1
B B
A SYNC_MASTER=N/A SYNC_DATE=N/A A
PAGE TITLE
BUTTON: CONN
DRAWING NUMBER SIZE
155S0667
ALTERNATE FOR
PART NUMBER
155S0583
BOM OPTION REF DES COMMENTS:
RDAR://PROBLEM/8616060,
TABLE_ALT_HEAD
TABLE_ALT_ITEM
L2242,L2810,L2811,L2812,L2813,L2814,L2710,L2711,L2712,L6030,L6031
RADAR://PROBLEM/9015335
54 =PPVCC_MAIN_LCD
1 C2240 1
0.1UF
C2239
10% 0.1UF
10%
2 16V
X5R-CERM 16V
1
OMIT 2 X5R-CERM
0201 0201
VDD
U2200 CRITICAL
D LCD_RAMP 7 CAP
SLG5AP304V
TDFN
D 3 L2201 D
FERR-120-OHM-1.5A
CRITICAL PPVCC_MAIN_LCD_SW PPVCC_MAIN_LCD_SW_CONN
18 5 GPIO_SOC2LCD_PWREN 2 ON S 5 1 2 18 52
IN
1 0402A
R2205 GND
100K CRITICAL 1 C2232
1 1 1 1
8
5% C2241 C2203 C2202 C2230 15PF
1/32W 3900PF 0.1UF 10UF 82PF 5%
MF
2 01005
10% 10% 20% 5% 2 16V
2 50V
X7R 2 16V
X5R-CERM 2 6.3V
CERM-X5R
25V
2 CERM NP0-C0G-CERM
01005
0402 0201 0402 0201
LAYOUT NOTE:
J2201
AA07A-S032-VA1
PUT THERMAL VIAS AROUND U2200 IN CASE OF SHORTED CONDITION LCM_PWR_EN_RES F-ST-SM-1
R2291 34 33
18 5 OUT GPIO_SOC2LCD_PWREN 1 2
0.00
0% LCM_OFF_L 2 1
1/32W
MF EDP_HPD_EMI 4 3 EDP_DATA_EMI_CONN_N<3>
01005 18 IN 18 53
52 18 PPVCC_MAIN_LCD_SW_CONN 6 5 EDP_DATA_EMI_CONN_P<3> 18 53
IN IN
8 7
BACK-UP DELAYED PWREN CKT 10 9 EDP_DATA_EMI_CONN_N<2> IN 18 53
54 10 7 5 4 =PP1V8_SOC 12 11 EDP_DATA_EMI_CONN_P<2> IN 18 53
CRITICAL LCM_PWR_EN_OR_GATE 14 13
L2200 1 C2270 16 15 EDP_DATA_EMI_CONN_N<1>
C 220-OHM-1A 0.1UF
20%
LCM_PWR_EN_OR_GATE
18 17 EDP_DATA_EMI_CONN_P<1>
IN
IN
18 53
18 53
C
54 =PPLED_REG_A 1 2 PPLED_BACK_REG_A 18 52 2 6.3V
X5R-CERM 47 LED_IO_6_A 20 19
01005 CRITICAL IN
0402 LCM_PWR_EN_OR_GATE 22 21
6
74LVC1G32 47 IN LED_IO_5_A EDP_DATA_EMI_CONN_N<0> IN 18 53
1 C2233 1 C2221 2
8.2PF 56PF
SOT891
GATE2LCD_PWREN 1
R2290
2
47 IN LED_IO_4_A 24 23 EDP_DATA_EMI_CONN_P<0> IN 18 53
4 LED_IO_3_A 26 25
+/-0.5PF 2%
GPIO_SOC2LCD_PWREN U2201 47 IN
2 50V
C0G-CERM 2 50V
NP0-C0G-CERM 18 5 IN 1
0.00 47 LED_IO_2_A 28 27 EDP_AUX_EMI_CONN_N 18
NC
0% IN IN
201 0201 30 29
5 3 1/32W 47 IN LED_IO_1_A EDP_AUX_EMI_CONN_P IN 18
MF
01005 52 18 IN PPLED_BACK_REG_A 32 31
NC_U2201_5
36 35
CRITICAL
53 7 IN EDP_DATA_N<1> C2244 1 2 0.1UF 53 EDP_DATA_EMI_N<1>
L2222 EDP_DATA_EMI_CONN_N<1> OUT 18 53
01005 6.3V 20% X5R-CERM 2 3
CRITICAL
53 7 IN EDP_DATA_N<2> C2246 1 2 0.1UF 53 EDP_DATA_EMI_N<2>
L2232 EDP_DATA_EMI_CONN_N<2> OUT 18 53
01005 6.3V 20% X5R-CERM 2 3
54 =PP1V2_S2R_OSCAR =PP1V8_S2R_OSCAR 19 54
C2400 1 C2401 1
1.0UF 1.0UF
VDDC C1
VDDC C6
VDDIO C2
20% 20%
6.3V 2 6.3V 2
X5R X5R
0201-1 0201-1
VSS
VSS
0%
1/32W
MF
01005
B1
D6
REVIEW: N51 HAS OSCAR I2C CONNECTED TO RF CAM I2C
COMPARE SENSOR CONNECTIONS WITH N51, IDENTIFY AND UNDERSTAND DIFFERENCES
RDAR://PROBLEM/12580012
B B
A SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PAGE TITLE
SENSOR: OSCAR
DRAWING NUMBER SIZE
D L2600
D
240OHM-350MA
=PP2V9_CAM_FRONT 1 2 PP2V9_AVDD_CAM_FRONT_FILT
54 20
0201 VOLTAGE=2.9V
1 C2600 1 C2601 1 C2602 MIN_LINE_WIDTH=0.6 mm
MIN_NECK_WIDTH=0.2 mm
56PF 1UF 1000PF NET_SPACING_TYPE=PWR
XW2600 5%
16V
20%
6.3V
10%
6.3V MAX_NECK_LENGTH=3 MM
SM 2 NP0-C0G
01005
2 X5R
0201
2 X5R-CERM
01005
L2610
1 2 GND_AVDD_CAM_FRONT 20 53 20 MIPI1C_CAM_FRONT_CLK_FILT_P 2 3 MIPI1C_CAM_FRONT_CLK_P OUT 7 53
VOLTAGE=0V
MIN_LINE_WIDTH=0.15 MM
MIN_NECK_WIDTH=0.15 MM
NET_SPACING_TYPE=GND 53 20 MIPI1C_CAM_FRONT_CLK_FILT_N 1 4 MIPI1C_CAM_FRONT_CLK_N 7 53
OUT
SYM_VER-2
TCM0605-1
90-OHM-50MA
L2611
53 20 MIPI1C_CAM_FRONT_DATA_FILT_P<0> 2 3 MIPI1C_CAM_FRONT_DATA_P<0> 7 53
OUT
L2601
240OHM-350MA
=PP1V8_CAM_FRONT MIPI1C_CAM_FRONT_DATA_FILT_N<0> 1 4 MIPI1C_CAM_FRONT_DATA_N<0>
54
1 2 PP1V8_CAM_FRONT_FILT 20
53 20
SYM_VER-2
OUT 7 53
TCM0605-1
0201
90-OHM-50MA
1 C2603 1 C2604 1 C2605
56PF 1UF 1000PF L2660
5% 20% 10%
16V
2 NP0-C0G
6.3V
2 X5R
6.3V
2 X5R-CERM
150OHM-25%-200MA-0.7DCR
01005 0201 01005 20 ISP1_CAM_FRONT_CLK_F_R 1 2 ISP1_CAM_FRONT_CLK_F 20
01005
C C
20 I2C3_SCL_1V8_F 2 1 I2C3_SDA_1V8_F 20
20 GPIO_ALS_IRQ_L_F 4 3 ISP1_CAM_FRONT_CLK_F_R 20
20 PP3V0_ALS_FILT 6 5
8 7 ISP1_CAM_FRONT_SHUTDOWN_L_F 20
53 20 MIPI1C_CAM_FRONT_DATA_FILT_P<0> 10 9 ISP1_CAM_FRONT_SDA_F 20
53 20 MIPI1C_CAM_FRONT_DATA_FILT_N<0> 12 11 ISP1_CAM_FRONT_SCL_F 20
14 13 PP2V9_AVDD_CAM_FRONT_FILT 20
53 20 MIPI1C_CAM_FRONT_CLK_FILT_P 16 15 GND_AVDD_CAM_FRONT 20
B U2600
400MHZ-0.1A-27PF 53 20 MIPI1C_CAM_FRONT_CLK_FILT_N 18 17 PP1V8_CAM_FRONT_FILT 20 B
1208
52 7 BI ISP1_CAM_FRONT_SDA IN1 OUT1 ISP1_CAM_FRONT_SDA_F 20 22 21
52 7 IN ISP1_CAM_FRONT_SCL IN2 OUT2 ISP1_CAM_FRONT_SCL_F 20
22 5 BI I2C3_SDA_1V8 IN3 OUT3 I2C3_SDA_1V8_F 20
52 7 IN ISP1_CAM_FRONT_CLK IN4 OUT4 ISP1_CAM_FRONT_CLK_F 20
GND
U2601
400MHZ-0.1A-27PF
1208
NC_U2601_1 IN1 OUT1 NC_U2601_5
22 5 IN I2C3_SCL_1V8 IN2 OUT2 I2C3_SCL_1V8_F 20
5 OUT GPIO_ALS_IRQ_L IN3 OUT3 GPIO_ALS_IRQ_L_F 20
52 7 IN ISP1_CAM_FRONT_SHUTDOWN_L IN4 OUT4 ISP1_CAM_FRONT_SHUTDOWN_L_F 20
GND
1
R2601 ISP1_CAM_FRONT_SHUTDOWN_L
100K
A 1%
1/32W
MF
LOW = SHUT DOWN CAMERA SYNC_MASTER=J85 MLB_C SYNC_DATE=12/03/2012 A
2 01005 HIGH = TURN ON CAMERA PAGE TITLE
GYRO
L2702
120-OHM-25%-250MA-0.5DCR
54 =PP3V0_S2R_GYRO 1 2 PP3V0_GYRO =PP1V8_S2R_GYRO 54
01005
ACCELEROMETER 1
20%
C2721
6.3V
0.1UF
2 X5R-CERM
1 C2723
10UF
20%
6.3V
2 CERM-X5R
C2725
0.1UF
20%
6.3V
1
X5R-CERM 2
01005 0402-2 01005
D L2700
120-OHM-25%-250MA-0.5DCR D
54 =PP3V0_S2R_ACCEL 1 2 PP3V0_ACCEL =PP1V8_S2R_ACCEL 54
01005
C2700 1 C2701 1 C2750 1
10UF 0.1UF 0.1UF
7
20% 20% OMIT 20%
6.3V 6.3V 6.3V
CERM-X5R 2 X5R-CERM 2 VDD VDD_IO X5R-CERM 2
0402-2 01005 01005
CKPLUS_WAIVE=PWRTERM2GND
CRITICAL
U2700 GYRO_RES_VDD
AP2DHAB26TR
LGA
15
VDD 16
OMIT
1
19 SPI_OSCAR2ACCEL_CS_L 4 CS SCL/SPC 1 SPI_OSCAR_SCLK
IN IN 19 21
GND 0%
7 INT1 1/32W
RES0 9
9
19 OUT GYRO2OSCAR_INT1 MF
01005
RES1 10
RES2 11
13 GND
12 GND
CAP 14 GYRO_PUMP
OMIT
1
1 C2726
R2750 11V CHARGE PUMP 0.1UF
0.00 10%
2 16V
C 0%
1/32W
MF
X5R-CERM
0201 C
2 01005
L2701 L2741
120-OHM-25%-250MA-0.5DCR 120-OHM-25%-250MA-0.5DCR
54 =PP3V0_S2R_COMP 1 2 PP3V0_COMP 21 PP1V8_COMP 1 2 =PP1V8_S2R_COMP 54
01005 01005
1 C2711
B1
C4
C2710 1
1.0UF 0.1UF
20% VDD VID 20%
6.3V 2 CRITICAL 2
6.3V
X5R X5R-CERM
0201-1 U2710 01005
5%
1/32W
NC_COMPASS_TRG NO_TEST=TRUE C3 TRG DRDY A1 COMPASS2OSCAR_INT OUT 19 MF
01005
21 PP1V8_COMP D4 RST*
VSS
A TO VID WHEN NOT USED XW2700 A
C1
PROX SENSOR
D D
PROX PROX
C2804 1 C2805 1
0.1UF 68PF
20% 5%
6.3V 6.3V
X5R-CERM 2 NP0-C0G 2
PROX 01005 01005
L2800
240-OHM-0.2A-0.8-OHM
54
=PP3V0_PROX 2 1 PP3V0_SENSOR_PROX_FILT 1.8 MA MAX
0201-2 PROX PROX PROX
C2800 1 C2801 1 C2806 1
2.2UF 0.1UF 68PF
10% 20% 5%
6.3V 6.3V 6.3V
X5R 2 X5R-CERM 2 NP0-C0G 2
402 01005 01005 I2C ADDRESS: 0101100+R/W
READ: 0X59, WRITE: 0X58
516S0872
C 54 22 =PP1V8_PROX C
D2
C2
PROX
PROX 1 PROX CRITICAL
R2800 J2800
2.0K VCC VDRIVE
PROX 503548-0620
1% PROX
1/32W U2800 CRITICAL CRITICAL F-ST-SM
MF
01005 2 AD7149 L2802 L2801 7 8
390NH-2%-170MA-4.0OHM 68NH-2%-320MA-1.0OHM
WLCSP
PROX_BIAS E3 BIAS 353S2964 CIN0 D3 2 1 CIN9 2 1 CIN9 SENSOR ELECTRODE PROX_CIN9_CONN 1 2 NC_J2800_2
NC
CRITICAL CIN1 A3 PROX_CIN1 0603 0402 CIN7 DUMMY PROX_CIN7_CONN 3 4 NC_J2800_4
20 5 I2C3_SDA_1V8 E1 SDA
BI
CIN2 B3 TP_PROX_CIN2 PROX_ACSHIELD_CONN 5 6 NC_J2800_6
I2C3_SCL_1V8 C1 SCLK CIN3 A4
20 5 IN NC PROX PROX
C3
VDRIVE RAIL
CIN4 9 10
D1 ADD0 NC CRITICAL CRITICAL
CIN5 A5 L2804 L2803
NC 390NH-2%-170MA-4.0OHM 68NH-2%-320MA-1.0OHM
B1 ADD1 CIN6 B4
NC
CIN7 B5 PROX_CIN7 2 1 CIN7 2 1
5 GPIO_PROX_IRQ_L A1 INT*
OUT
CIN8 C4 0603 0402
NC
PROX_GPIO A2 GPIO CIN9 C5 PROX_CIN9
INT* IS OPEN DRAIN PU RAIL MATCH VDRIVE D4
B2 CIN10 NC
NC TP D5
CIN11 NC
ACSHIELD
PROX 1 CIN12 E5
INT IS 1.8V LEVEL. PROX PROX NC PCB: ACSHIELD NEEDS TO BE
C2802 1 C2807 1 R2801
100K PROX A PLANE UNDER PROX_CIN NETS
0.01UF 27PF
GND
1% C2803 1
E4
E2
CONNECTED TO MLB INTERCONNECT. CERM 2 REF CAP TO MEASURE
201
SENSOR: PROX
DRAWING NUMBER SIZE
1 4 MIPI0C_CAM_REAR_DATA_N<0> 7 53
ISP0_CAM_REAR_SCL 1 2 OUT
52 7 IN SYM_VER-2
TCM0605-1
L2903 52 7 BI ISP0_CAM_REAR_SDA 3 4
90-OHM-50MA
240OHM-350MA
52 7 ISP0_CAM_REAR_SHUTDOWN_L 5 6 53 MIPI0C_CAM_REAR_DATA_FILT_P<0>
=PP1V3_CAM_REAR PP1V3_CAM_REAR_FILT IN
1 2 7 8 MIPI0C_CAM_REAR_DATA_FILT_N<0>
54
0201 9 10
53
2
L2910 3 MIPI0C_CAM_REAR_CLK_P OUT 7 53
1 C2973 1 C2909 1 C2910 1 C2911 11 12 53 MIPI0C_CAM_REAR_CLK_FILT_P
56PF 56PF 1UF 1000PF CAM_REAR_VSYNC 13 14 53 MIPI0C_CAM_REAR_CLK_FILT_N
5% 5% 10% 10% 1 4
16V
2 NP0-C0G 16V
2 NP0-C0G 2 10V 2 6.3V 15 16 MIPI0C_CAM_REAR_CLK_N OUT 7 53
X5R X5R-CERM SYM_VER-2
01005 01005 402 01005 GND_CAM_AVDD 17 18 53 MIPI0C_CAM_REAR_DATA_FILT_P<1> TCM0605-1
19 20 MIPI0C_CAM_REAR_DATA_FILT_N<1> 90-OHM-50MA
GND_AF_AVDD 53
21 22
L2912
2 3 MIPI0C_CAM_REAR_DATA_P<1> 7 53
OUT
1 25
R2950
L2900 100K 1 C2980 26
240OHM-350MA 1% 1000PF 1 4 MIPI0C_CAM_REAR_DATA_N<1> OUT 7 53
1/32W 10%
=PP2V9_CAM_REAR 1 2 PP2V9_AVDD_CAM_REAR_FILT MF 6.3V
2 X5R-CERM
SYM_VER-2
TCM0605-1
C 54
0201 VOLTAGE=2.9V
MIN_LINE_WIDTH=0.6 mm
2 01005 01005 90-OHM-50MA C
1 C2970 1 C2900 1 C2901 1 C2902 MIN_NECK_WIDTH=0.2 mm
NET_SPACING_TYPE=PWR
56PF 56PF 1UF 1000PF MAX_NECK_LENGTH=3 MM
5% 5% 10% 10%
16V
2 NP0-C0G XW2950
SM
16V
2 NP0-C0G 2 X5R
10V 6.3V
2 X5R-CERM
01005 01005 402 01005
1 2
VOLTAGE=0V
MIN_LINE_WIDTH=0.6 mm
MIN_NECK_WIDTH=0.1 MM
NET_SPACING_TYPE=GND
MAX_NECK_LENGTH=5 MM
L2901
240OHM-350MA
=PP2V6_CAM_REAR_AF 1 2
PP2V6_CAM_REAR_AF_FILT
54
0201
VOLTAGE=2.6V
1 C2971 1 C2903 1 C2904 1 C2905 MIN_LINE_WIDTH=0.6 mm
MIN_NECK_WIDTH=0.2 mm
56PF 56PF 1UF 1000PF NET_SPACING_TYPE=PWR
5% 5% 10% 10% MAX_NECK_LENGTH=3 MM
16V
2 NP0-C0G XW2951
SM
16V
2 NP0-C0G
10V
2 X5R
6.3V
2 X5R-CERM
01005 01005 402 01005
1 2
VOLTAGE=0V
MIN_LINE_WIDTH=0.6 mm
MIN_NECK_WIDTH=0.1 MM
NET_SPACING_TYPE=GND
MAX_NECK_LENGTH=5 MM
B B
A SYNC_MASTER=N/A SYNC_DATE=N/A A
PAGE TITLE
NOSTUFF
J3003
AXE654124
D 56
M-ST-SM
55 D
2 1
4 3
6 5
52 26 PS_HOLD_PMIC 8 7 GPIO_SOC2BB_RST_L OUT 5 26 52
OUT
XW3002 52 26 5 OUT GPIO_SOC2BB_RADIO_ON_L 10 9 PP_SMPS3_MSME_1V8IN 24 25 27 28 30 52
SHORT-10L-0.25MM-SM PMU_GPIO_PMU2BBPMU_RST_L 12 11 RESET_SOC_L 11 48 52
52 48 26 OUT OUT 4 8 CKPLUS_WAIVE=SINGLE_NODENET
53 52 11 BI USB_BB_N 1 2
14 13
10
27 26 IN PMIC_RESOUT_L
NOSTUFF 16 15 UART3_BB2SOC_TX
PROBE POINTS 18 17 GPIO_DEBUG_LED
IN
IN
5 11 28 52
28
27 USB_BB_DEBUG_N 20 19
BI
PP3000 USB_BB_DEBUG_P 22 21 UART3_SOC2BB_TX
P4MM 27 BI OUT 5 11 28 52
SM
PP
1 BB_ERROR_FLAG 28 52 27 OUT DEBUG_RST_L 24 23 UART3_BB2SOC_RTS_L IN 5 28
52 27 5 BB_JTAG_TMS 26 25 UART3_SOC2BB_RTS_L 5 28
PP3001 OUT OUT
XW3003 BB_JTAG_TRST_L 28 27
P4MM SHORT-10L-0.25MM-SM 52 27 5 OUT
SM
1 SLEEP_CLK_32K 26 27 53 52 11 USB_BB_P 1 2 52 27 5 BB_JTAG_TCK 30 29
PP BI OUT
52 27 5 BB_JTAG_TDO 32 31
PP3002 NOSTUFF IN
P4MM 52 27 5 BB_JTAG_TDI 34 33 PMU_GPIO_BB_VBUS_DET 27 48 52
SM
OUT OUT
PP
1 PMIC_SSBI 26 27 52 27 OUT BB_JTAG_RTCLK 36 35
38 37
PP3003
P4MM 52 28 24 14 OUT LAT_SW1_CTLGPIO48/BOOT_CONFIG_6 40 39
SM
PP
1 19P2M_MDM 26 27
42 41
40 39 28 OUT ANT_SEL_2 GPIO54/BOOT_CONFIG_0 44 43
PP3008 PMU_GPIO_BB2PMU_HOST_WAKE 46 45
P4MM 52 48 28 IN HSIC2_BB2SOC_DEVICE_RDY IN 5 28
SM
1 WTR_SSBI_TX_GPS 28 29 40 39 33 28 24 ANT_SEL_1 GPIO53/BOOT_CONFIG_1 48 47
PP OUT
GPIO_51 GPIO51/BOOT_CONFIG_3 50 49 GPIO_BB2SOC_RESET_DET_L
C PP3009
P4MM
SM
28 OUT
52 51 HSIC2_SOC2BB_HOST_RDY
IN
IN
5 28
5 28
C
1 WTR_SSBI_PRX_DRX 28 29
54 53
PP
PP3010 58 57
P4MM
SM
1 WTR_RX_ON 28 29
PP
PP3011
P4MM
SM
1 WTR_RF_ON 28 29
PP
PP3012
P4MM
SM
1 UART_WLAN2BB_LTE_COEX 28 44
PP PP_SMPS3_MSME_1V8 24 25 27 28 30 52 GPIO/BOOT_CONFIG CONFIGURATION
PP3013
P4MM BOOT_CONFIG 6 5 4 3 2 1 0
SM
1 UART_BB2WLAN_LTE_COEX NOSTUFFNOSTUFF BOOT OPTIONS SW REGISTER
PP 28 44 1 1
R3002 R3003 VALUE 47 48 49 50 51 52 53 54 55
10K 10K
5% 5% BOOT_DEFAULT_OPTION
0X00 X 0 0 0 0 0 0 0 X
1/32W 1/32W
MF MF
2 01005 2 01005 BOOT_NAND_OPTION 0X01 X 1 0 0 0 0 0 1 X
BOOT_HSIC_OPTION 0X02 X 1 0 0 0 0 1 0 X
LAT_SW1_CTL GPIO48/BOOT_CONFIG_6
52 28 24 14
GPIO53/BOOT_CONFIG_1 BOOT_USB_OPTION 0X03 X 1 0 0 0 0 1 1 X
40 39 33 28 24 ANT_SEL_1
ENABLE SAHARA PROTOCOL 0X08 X 1 0 0 1 0 X X X
J3002
MM4829-2702
F-ST-SM
B NOSTUFF
1 HSIC2_BB_DATA 4 27 53
B
2
3
4
PP_LDO6_RUIM_1V8 10 25 27 52
SIM CARD ESD PROTECTION
CELL
1 CELL CELL
C3000 J3001
12V-33PF U3000 U3002 MM4829-2702
01005-1 F-ST-SM
2 ESD0P2RF-02LS ESD0P2RF-02LS
NOSTUFF HSIC2_BB_STB
52 28 10 SIMCRD_IO_CONN 1 2 2 1 SIM_TRAY_DETECT 10 28 52
1 4 27 53
TSSLP-2-1 TSSLP-2-1
2
3
4
CELL CELL
U3001 U3003
ESD0P2RF-02LS ESD0P2RF-02LS
52 28 10 SIMCRD_RST_CONN 1 2 2 1 SIMCRD_CLK_CONN 10 28 52
TSSLP-2-1 TSSLP-2-1
A A
PAGE TITLE
PMU (1 OF 2)
PP_LVS1 OUT 27
PP_VREG
INTERNAL USE ONLY
D 1 C3230
1.0UF
D
20%
6.3V
2 X5R
L3200 0201-1
2.2UH-20%-1.2A-0.15OHM
1 2 PP_SMPS1_MSMC_1V05 OUT 27 52
0806
CRITICAL 1 C3229
22UF
20%
6.3V
2 X5R-CERM-1
603
L3201 S1_GND 25 26
2.2UH-20%-1.2A-0.15OHM
1 2 PP_SMPS2_RF1_1V3 OUT 27 30
0806
CRITICAL 1 C3228
22UF
20%
6.3V
2 X5R-CERM-1
603
L3202 S2_GND 25 26
REF_BYP U3300 2.2UH-20%-1.2A-0.15OHM
PM8018-0 1 2 PP_SMPS3_MSME_1V8 24 25 27 28 30 52
OUT
1 C3209 BGA 0806
0.1UF VREG CRITICAL
20% (SYM 5 OF 5) 1 C3227
XW3200 6.3V
2 X5R-CERM CRITICAL
1 C3226 0.1UF
SHORT-10L-0.1MM-SM 28 REF_BYP VOUT_LVS1 53 22UF
01005 20%
1 2 34 REF_GND 20% 4V
2 6.3V
X5R-CERM-1
2 X5R
01005
REF_GND VREG_RFCLK 13 603
S3_GND NOSTUFF
C 54 38 37 36 35 34 33 24 IN =PPBATT_VCC_BB 104 VDD_S1 92 PP_VSW_S1 L3203
2.2UH-20%-1.2A-0.15OHM
25 26
C
VSW_S1 97
1 2 PP_SMPS4_RF2_2V05 OUT 25 30 52
1 C3200 1 C3201 1 C3202 1 C3203 VREG_S1 79
0806
10UF 10UF 10UF 56PF 95 VDD_S2 90 PP_VSW_S2 CRITICAL
20% 20% 20% 5%
2 6.3V 2 6.3V 2 6.3V 2 16V VSW_S2 102 1 C3225
CERM-X5R CERM-X5R CERM-X5R NP0-C0G
0402-2 0402-2 0402-2 01005
VREG_S2 83 22UF
20%
6 42 6.3V
2 X5R-CERM-1
18 VSW_S3 48 PP_VSW_S3 603
VDD_S3 S4_GND
24 VSW_S5_2 100 L3204 25 26
VREG_S3 12 2.2UH-20%-2.34A-0.113OHM
98 VDD_S4 81 PP_VSW_S4 1 2 PP_SMPS5_DSP_1V05
OUT 25 52
VSW_S4 87 2520-SM
105 CRITICAL
VREG_S4 1 C3224
89 82 PP_VSW_S5 22UF
VDD_S5 VSW_S5 20%
101 88 6.3V
2 X5R-CERM-1
VREG_S5 76 603
1 C3204 1 C3205 1 C3206 1 C3207 1 C3208 S5_GND
4.7UF 4.7UF 4.7UF 4.7UF 4.7UF 25 26
20% 20% 20% 20% 20%
10V 10V 10V 10V 10V INTERNAL USE ONLY
2 X5R-CERM 2 X5R-CERM 2 X5R-CERM 2 X5R-CERM 2 X5R-CERM PP_LDO1
8 VDD_XO VREG_XO 20 52
0402 0402 0402 0402 0402
44 VDD_L2_L3 VREG_L2 31 PP_LDO2_XO_HS_1V8 OUT 27
25 S1_GND 25 S2_GND 25 S3_GND 25 S4_GND 25 S5_GND 32 PP_LDO3_AMUX_1V8
26 26 26 26 26 VREG_L3 OUT 26 27
78 VDD_L4 VREG_L4 84 PP_LDO4_VDDA_3V3 OUT 27
VREG_L14 29 PP_LDO14_2V65 14 32 33 39 40
B 52 30 25 IN
PP_SMPS4_RF2_2V05
PP_SMPS3_MSME_1V8
75
58
VDD_L7 VREG_L7 63
54
PP_LDO7_DAC_1V8
PP_LDO8_VDDPX_1V2
OUT
OUT 27 B
52 30 28 27 25 24 IN VDD_L8 VREG_L8 OUT 27
70 VDD_L9 VREG_L9 77 PP_LDO9_PLL_1V05 OUT 27
52 25
PP_SMPS5_DSP_1V05 59 VDD_L10_L11 VREG_L10 65 PP_LDO10_ADSP_1V05 27
IN OUT
VREG_L11 55 PP_LDO11_MDSP_FW_1V05 OUT 27
64 VDD_L12 VREG_L12 43 PP_LDO12_MDSP_SW_1V05 OUT 27
A A
PAGE TITLE
CELL: BASEBAND PMU (1 0F 2)
DRAWING NUMBER SIZE
27 26 25
PP_LDO3_AMUX_1V8 0.3V 8.6
IN
1
1
R3306
0.5V 8.5
R3304
BOARD_ID REVISION 100K 1%
100K
1.1V 7.7
1% 1/32W
PON_TRIG 41
27 24 PMIC_SSBI 68 SSBI BAT_ID 35
BI
4 2 U3300
CRITICAL PM8018-0
BGA
CLOCKS
(SYM 2 OF 5)
1 XTAL_19M_IN
19P2M_XTAL_OUT 2 XTAL_19M_OUT XO_OUT_A0 19 19P2M_WTR 29
OUT
XO_OUT_D0 25 19P2M_MDM 24 27
B XW3300
27 26 25 IN
PP_LDO3_AMUX_1V8 OUT
B
SM
U3300 1
R3303 3 XTAL_32K_IN
1 2 XO_OUT_A1 37 NC
PM8018-0 100K 15 XTAL_32K_OUT
BGA 1% NC
INPUT PWR XW3301 1/32W XO_OUT_D0_EN 9 19P2M_CLK_EN IN 27
(SYM 3 OF 5) MF
SHORT-10L-0.25MM-SM
91 1 2 2 01005 45 GND1
GND_S1
25 S1_GND
103
27 GND0 SLEEP_CLK 26 SLEEP_CLK_32K 24 27
OUT
GND_S2 96 25 S2_GND XW3302 XO_THERM_Y1 10 XO_THERM
SM
30
S3_GND 1 2 22 XOADC_GND
GND_S3 36
25 1 C3300
93 1000PF RSVD 7
10%
GND_S4 99
25 S4_GND XW3303 6.3V
2 X5R-CERM
SHORT-10L-0.25MM-SM
01005
GND_S5 94 25 S5_GND 1 2
39 XW3304
SM XO_GND
51
1 2
57 VCOIN 61
NC
56 2
GND
46 XW3305
SHORT-10L-0.1MM-SM
52
40 1
A A
PAGE TITLE
BASEBAND (1 OF 2)
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSES ONLY - NOT A CHANGE REQUEST. U3400
52 27 25 IN PP_SMPS1_MSMC_1V05 MDM9615M
27 25 IN PP_LDO8_VDDPX_1V2 27 25 IN PP_LDO4_VDDA_3V3 BGA
1 C3400 1 C3401 1 C3402 1 C3403 1 C3404 (6 OF 6)
1.0UF
20% 20%
1.0UF 1.0UF
20%
1.0UF
20%
1.0UF
20%
1 C3431 1 C3432 1 C3433 1 C3434 A21 GND M14
6.3V 6.3V 6.3V 6.3V 6.3V 1.0UF 0.22UF 1.0UF 0.22UF CRITICAL
2 X5R 2 X5R 2 X5R 2 X5R 2 X5R 20% 20% 20% 20% AA1 M15
0201-1 0201-1 0201-1 0201-1 0201-1 6.3V 6.3V 6.3V 6.3V
2 X5R 2 X5R 2 X5R 2 X5R
AA21 M16
0201-1 01005 0201-1 0201
B2 M17
D B7
B11
M19
N6
D
PP_LDO9_PLL_1V05 PP_LDO10_ADSP_1V05 PP_LDO11_MDSP_FW_1V05 B14
27 25 IN 27 25 IN 27 25 IN N7
1 C3414 B15 N10
1 C3405 1 C3406 1 C3407 1 C3408 1 C3413 1.0UF
1 C3418 1 C3419 1 C3420
1.0UF 1.0UF 1.0UF 1.0UF 1.0UF 20% 1.0UF 1.0UF 1.0UF C19 N11
20% 20% 20% 20% 20% 6.3V 20% 20% 20%
6.3V 6.3V 6.3V 6.3V 6.3V 2 X5R 6.3V 6.3V 6.3V F6 N14
2 X5R 2 X5R 2 X5R 2 X5R 2 X5R 0201-1 2 X5R 2 X5R 2 X5R
0201-1 0201-1 0201-1 0201-1 0201-1 0201-1 0201-1 0201-1 F7 P6
F10 P10
F15 P11
F16 GND R6
PP_SMPS3_MSME_1V8 PP_SMPS3_MSME_1V8 PP_LDO12_MDSP_SW_1V05 F19 R10
52 30 28 27 25 24 IN 27 25 24 IN 27 25 IN
52 30 28 G2 R11
1 C3409 1 C3410 1 C3411 1 C3412 1 C3415 1 C3416 1 C3417 G6 R15
1.0UF 1.0UF 1.0UF 1.0UF 1.0UF 1.0UF 1.0UF G10 R16
20% 20% 20% 20% 20% 20% 20%
6.3V
2 X5R 2 6.3V 2 6.3V 6.3V
2 X5R 6.3V
2 X5R 2 6.3V 2 6.3V
X5R X5R X5R X5R G11 R17
0201-1 0201-1 0201-1 0201-1 0201-1 0201-1 0201-1
G15 R19
G16 T10
G17 T12
G20 T13 U3400
H6 T14 MDM9615M
BGA
U3400 H10 GND U2 (2 OF 6) R3403
MDM9615M H11 V19 EBI1_EBI2
EBI1_CAL C21 EBI1_CAL 1
240 2
BGA H15
(5 OF 6) 1%
H16 F11 1/32W
PWR D21 EBI2_NAND_CS* EBI2_AD_0 J20 MF
52 27 25 IN
PP_SMPS1_MSMC_1V05 F8 AA20 PP_SMPS3_MSME_1V8 IN 24 25 27 28 30 52
J6 J16 NC NC 01005
E19 EBI2_OE* EBI2_AD_1 J19
F9 B19 J7 K16 NC NC
D20 EBI2_WE* EBI2_AD_2 G19
PP_SMPS1_MSMC_1V05 F12 VDD_DDR F20 J10 L16 NC NC
C 52 27 25 IN
F13 M20 J11 T6 NC
D19 EBI2_BUSY* EBI2_AD_3
EBI2_AD_4
H20
J21
NC C
1 C3421 F14 J14 T7 NC
EBI2_AD_5 H19
1.0UF G9 C5 PP_LDO10_ADSP_1V05 IN 25 27
J15 T11 NC
20% C20 EBI2_CLE* EBI2_AD_6 H21
6.3V
2 X5R G12 C6 K6 U9 NC NC
GND_ANA E20 EBI2_ALE* EBI2_AD_7 E21
0201-1 H9 E6 K7 U12 NC NC
VDD_ADSP
H12 E7 K10 W7
J8 F5 K11 W14
J9 K14 Y7
J12 T15 PP_LDO11_MDSP_FW_1V05 IN 25 27
K15 Y11
J13 T16 K20 Y15
K8 T17 L2 Y18
K9 U14 L6 U13
K12 VDD_MDSP_FW U15 L7 W13
K13 U16 L10
L8 U17 L11
VDD_CORE
L9 U19 L14
L12 T19 L15
L13 M6
M8 N15 PP_LDO12_MDSP_SW_1V05 IN 25 27 M7
M9 N16 M10
M12 N17 PP_LVS1 IN 25
M11
M13 N19
1
N8 VDD_MDSP_SW P15 R3400
N9 P16
470K
5%
N12 P17 1/32W
MF
N13 P19 2 01005 U3400
B P9
P12
MDM9615M
BGA
B
VDD_QFUSE_PRG B13
R9 (1 OF 6)
R12 PP_LDO2_XO_HS_1V8 DIGITAL
VDD_USB_1P8 E12 IN 25 26 24 IN PMIC_RESOUT_L Y20 RESIN* RESOUT* U20 NC
T8 VDD_USB_3P3 E10 PP_LDO4_VDDA_3V3 IN 25 27 52 24 IN DEBUG_RST_L Y4 SRST*
T9 1 C3422 26 24 SLEEP_CLK_32K AA19 SLEEP_CLK
IN
VDD_HVPAD_BIAS E16 VDDPX_BIAS 26
1.0UF
IN 20%
27 25 IN
PP_LDO9_PLL_1V05 C17 6.3V
2 X5R 52 24 5 IN BB_JTAG_TCK Y3 TCK TDO AA3 BB_JTAG_TDO OUT 5 24 52
C18 K17 PP_LDO9_PLL_1V05
1 C3423 0201-1 BB_JTAG_TDI AA2 TDI RTCK Y2 BB_JTAG_RTCLK
IN 25 27
0.1UF 52 24 5 IN OUT 24 52
E17 VDD_PLL1 L17 20% 52 24 5 IN BB_JTAG_TMS W4 TMS R3402
PP_LDO3_AMUX_1V8 2 4V
X5R 50_HSIC_CAL 240
F17 VDD_PLL2 W12 IN 25 26 52 24 5 IN BB_JTAG_TRST_L AA4 TRST* HSIC_CAL A8 1 2
01005
G7 NOSTUFF HSIC_DATA C7 HSIC2_BB_DATA 4 24 53 1%
BI 1/32W
G8 VDD_A2 U6 PP_LDO7_DAC_1V8 IN 25 52 TP_BB_TEST_MODE_0 W20 MODE_0 HSIC_STB B8 HSIC2_BB_STB BI 4 24 53 MF
01005
G13 VDD_A2 U7 PP_SMPS2_RF1_1V3 52 TP_BB_TEST_MODE_1 Y19 MODE_1
IN 25 30
G14 GND AA11
H7 GND AA18 1 C3424 1 C3425 26 24 IN
19P2M_MDM V20 CXO
H8 1.0UF 1.0UF 19P2M_CLK_EN U21 CXO_EN
20% 20% 26 OUT
6.3V 6.3V
H13 VDD_A1 W9 2 X5R 2 X5R 26 24 PMIC_SSBI Y21 SSBI_PMIC
VDD_MEM 0201-1 0201-1 BI
H14 VDD_A1 AA7 E8
NC
P7 GND AA15 24 USB_BB_DEBUG_P C11 USB_HS_DP C8
BI NC
P8 USB_BB_DEBUG_N E11 USB_HS_DM DNC B9
PP_SMPS3_MSME_1V8
24 BI NC
P13 A15 RREFEXT A12 USB_HS_REXT A9
IN 24 25 27 28 30 52
NC
P14 G1 C12 USB_HS_ID
NC
R7 G21 1 C3426 B12 USB_HS_SYSCLK
R8 VDD_P3 L1 1.0UF 52
24 IN PMU_GPIO_BB_VBUS_DET C10 USB_HS_VBUS
20% 48
R13 U1 6.3V E9
A R14 W19
2 X5R
0201-1 C9
NC
NC A
DNC B10 PAGE TITLE
NC
52 30 28 27 25 24 IN
PP_SMPS3_MSME_1V8 A14
A19
VDD_P4 A2
A3
PP_LDO6_RUIM_1V8 IN 10 24 25 52
1
R3401
200
A10
NC CELL: BASEBAND (1 OF 2)
VDD_P5 PP_SMPS3_MSME_1V8 IN 24 25 27 28 30 52
1% DRAWING NUMBER SIZE
F21
VDD_P1 VDD_P6 A7 PP_LDO8_VDDPX_1V2 IN 25 27
1/32W
MF SDC1_CMD K19 NC Apple Inc. 051-0886 D
M1 VDD_P7 A11 PP_SMPS3_MSME_1V8 2 01005 SDC1_CLK L21 REVISION
IN 24 25 27 28 30 52
NC R
M21 A.0.0
SDC1_DATA0 L19 NOTICE OF PROPRIETARY PROPERTY: BRANCH
NC
PP_LDO13_VDDPX_2V95 K21 VDD_P2 SDC1_DATA1 L20 THE INFORMATION CONTAINED HEREIN IS THE
25 IN NC PROPRIETARY PROPERTY OF APPLE INC.
SDC1_DATA2 N20 THE POSESSOR AGREES TO THE FOLLOWING: PAGE
NC
SDC1_DATA3 N21
NC
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
34 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSE ONLY - NOT A CHANGE REQUEST IV ALL RIGHTS RESERVED 27 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
BASEBAND (2 OF 2)
D D
U3400
MDM9615M
BGA
(4 OF 6)
ANALOG VREF_DAC_BIAS
DAC0_VREF W5 OUT 26
CRITICAL
1 C3500
29 IN PRX_BB_I_P U8 BBRX_IP_CH0 0.1UF
20%
52 30 28 27 25 24 PP_SMPS3_MSME_1V8 WLAN_TX_BLANK NEEDS TO CONNECT TO AP
29 PRX_BB_I_N W8 BBRX_IM_CH0 4V
IN 2 X5R
PRX_BB_Q_P Y8 BBRX_QP_CH0 TX_DAC1_QP Y13 1 CRITICAL
29 IN NC 01005 R3502
PRX_BB_Q_N AA8 BBRX_QM_CH0 TX_DAC1_QM AA13 10K U3400
29 IN NC 5%
1/32W
MF
MDM9615M
DRX_BB_I_P Y10 BBRX_IP_CH1 TX_DAC0_IP Y6 TX_BB_I_P BI BGA
29 IN 29
2 01005 (3 OF 6)
29 IN DRX_BB_I_N AA10 BBRX_IM_CH1 TX_DAC0_IM AA6 TX_BB_I_N OUT 29
Y9 Y5 TX_BB_Q_P B6 GPIO P3
29 IN DRX_BB_Q_P BBRX_QP_CH1 TX_DAC0_QP OUT 29 52 24 10 IN SIM_TRAY_DETECT GPIO_0 GRFC_14 GPIO_44 PA_R1 OUT 33 34 35 36 37
29 DRX_BB_Q_N AA9 BBRX_QM_CH1 TX_DAC0_QM AA5 TX_BB_Q_N 29 52 24 10 SIMCRD_RST_CONN A6 GPIO_1 GRFC_15 GPIO_45 R1 B40_FILT_SELECT 39
IN OUT OUT OUT
TX_DAC0_IREF W6 WTR_BB_TX_DAC_IREF 29 52 24 10 SIMCRD_CLK_CONN A5 GPIO_2 GRFC_18 GPIO_46 N5
OUT OUT NC LAT_SW3_CTL
W17 BBRX_IP_CH2 SIMCRD_IO_CONN B5 GPIO_3 GRFC_19 GPIO_47 N3
C NC
NC
W18 BBRX_IM_CH2 TX_DAC1_IP Y14 NC
52 24 10 BI
NC
C4 GPIO_4 GRFC_20 GPIO_48 P2
NC
LAT_SW1_CTL BOOT_CONFIG_6
OUT 14 24 52
BOOT_CONFIG_5
C
W15 BBRX_QP_CH2 TX_DAC1_IM AA14 B3 GPIO_5 GRFC_21 GPIO_49 M2 GPIO_BB2SOC_GSM_TXBURST
NC NC NC OUT 5
W16 BBRX_QM_CH2 B4 GPIO_6 GRFC_22 GPIO_50 N1 BOOT_CONFIG_4
NC NC NC
A4 GPIO_7 GRFC_23 GPIO_51 N2 GPIO_51 BOOT_CONFIG_3
NC ANT_SEL_0
IN 24
H17 SPI_CLK A16 GPIO_8 GRFC_24 GPIO_52 M3 BOOT_CONFIG_2
NC 28 OUT 33 39 40
J17 SPI_CS_L A13 GPIO_9 GRFC_25 GPIO_53 L3 ANT_SEL_1 BOOT_CONFIG_1
NC 28 OUT 24 33 39 40
29 GPS_BB_I_P W10 GNSS_BB_IP 28 SPI_DATA_MISO E14 GPIO_10 GRFC_26 GPIO_54 M5 ANT_SEL_2 BOOT_CONFIG_0 24 39 40
IN OUT
GPS_BB_I_N U10 GNSS_BB_IM V21 SPI_DATA_MOSI E13 GPIO_11 GRFC_27 GPIO_55 L5 ANT_SEL_3
29 IN NC 28 BI 39 40
GPS_BB_Q_P W11 GNSS_BB_QP W21 UART3_BB2SOC_RTS_L C14 GPIO_12 GRFC_28 GPIO_56 K1 ANT_SEL_4
29 IN NC 24 5 OUT OUT 39
29 GPS_BB_Q_N U11 GNSS_BB_QM Y12 24 5 UART3_SOC2BB_RTS_L C13 GPIO_13 GRFC_29 GPIO_57 K5 3P4T_SEL_0 33
IN
DNC NC IN OUT
Y16 UART3_SOC2BB_TX E15 GPIO_14 GRFC_30 GPIO_58 K3 3P4T_SEL_1
NC 52 24 11 5 OUT OUT 33
Y17 UART3_BB2SOC_TX A18 GPIO_15 GRFC_31 GPIO_59 K2 LAT_SW2_CTL
NC 52 24 11 5 IN OUT 14 52
AA12
NC
R3531 NC C15 GPIO_16 GRFC_32 GPIO_60 J2 DCDC_EN OUT 38
AA16
0.00 2 B16 J5
OSCAR2RADIO_CONTEXT_A1 OSCAR_CONTEXT_A_MDM GPIO_17 GRFC_33 GPIO_61 DCDC_MODE
NCNC
52 44 19 IN OUT 38
AA17 0% GPIO_SOC2BB_WAKE_MODEM B18 GPIO_18 GRFC_34 GPIO_62 J1
1/32W
52 5 IN NC
MF GPIO_DEBUG_LED C16 GPIO_19 GRFC_35 GPIO_63 J3
01005
24 OUT NC
A17 GPIO_20 GRFC_36 GPIO_64 H3 BB_PDM
NC OUT 38
B21 GPIO_21 GRFC_37 GPIO_65 H5 UART_WLAN2BB_LTE_COEX
NC IN 24 44
B20 GPIO_22 GRFC_38 GPIO_66 G5 UART_BB2WLAN_LTE_COEX
NC OUT 24 44
A20 GPIO_23 GRFC_39 GPIO_67 H1
NC NC
B17 GPIO_24 GPIO_68 H2 HSIC2_BB2SOC_REMOTE_WAKE 5
NC OUT
P21 GPIO_25 GPIO_69 F3 BB_IPC_GPIO
NC OUT 5
R21 GPIO_26 GPIO_70 F1 WTR_SSBI_PRX_DRX
NC BI 24 29
P20 GPIO_27 GPIO_71 G3 WTR_SSBI_TX_GPS
NC BI 24 29
GPIO_29 PRODUCT_ID NC
R20 GPIO_28 GPIO_72 V3
NC
52 30 28 27 25 24 PP_SMPS3_MSME_1V8 T20 GPIO_29 GPIO_73 W3 BB_ERROR_FLAG 24
IN OUT
B 1 (1.8V) JXX RESERVED FOR FUTURE PRODUCT ID USE NC
T21 GPIO_30 GPIO_74 W2 WTR_GP_DATA0 GPH
OUT 29 B
37 GSM_PA_LB_EN U5 GPIO_31 GRFC_0 GPIO_75 W1 WTR_GP_DATA1 GPH 29
OUT OUT
0 (NC, PD) NXX 37 OUT GSM_PA_HB_EN V2 GPIO_32 GRFC_1 GPIO_76 Y1
NC
L3520 35 OUT PA_ON_B7_B20 V1 GPIO_33 GRFC_2 GPIO_77 F2 WLAN_TX_BLANK IN
R3530
44 52
70-OHM-300MA 0.00
U3 GPIO_34 GRFC_3 GPIO_78 E2 OSCAR_CONTEXT_B_MDM 1 2 OSCAR2RADIO_CONTEXT_B
PP_SMPS3_MSME_1V8_FILT NC IN 19 44 52
52 30 28 27 25 24 IN
PP_SMPS3_MSME_1V8
1 2 33 OUT PA_MB_CTL1 T3 GPIO_35 GRFC_4 GPIO_79 E3 HSIC2_BB2SOC_DEVICE_RDY OUT 5 24 0%
1/32W
01005-1 34 PA_ON_B2_B3 T1 GPIO_36 GRFC_5 GPIO_80 D1 HSIC2_SOC2BB_HOST_RDY 5 24 MF
OUT IN 01005
1 C3520 36 PA_ON_B5_B8 T5 GPIO_37 GRFC_6 GPIO_81 E1 PM_MDM_IRQ_L 26
OUT OUT
0.1UF 33 32 OUT PA_MB_CTL0 R5 GPIO_38 GRFC_7 GPIO_82 D2 GPIO_BB2SOC_RESET_DET_L OUT 5 24
20%
4V R3 D3 PS_HOLD
2 X5R NC GPIO_39 GRFC_8 GPIO_83 OUT 26
01005 PA_BS T2 C1
36 35 34 33 OUT GPIO_40 GRFC_9 GPIO_84 NC
29 24 WTR_RX_ON R2 GPIO_41 GRFC_10 GPIO_85 B1 GPIO_BB2SOC_GPS_SYNC 5
OUT OUT
29 24 WTR_RF_ON P5 GPIO_42 GRFC_11 GPIO_86 C2 PMU_GPIO_BB2PMU_HOST_WAKE 24 48 52
OUT OUT
P1 C3 PM_USR_IRQ_L
B2
VCC
U3520
SERIAL-SPI-2MX8-1.8V
WLCSP
MX25U1635EBAI-10G B3 SPI_CS_L
D3 CS* 28
WP*/SIO2 CRITICAL
SO/SIO1 C3 SPI_DATA_MISO 28
28 SPI_DATA_MOSI E2 SI/SIO0
A4
28 SPI_CLK D2 SCLK NC
F1
C2 NC NC
NC/SIO3 F4
GND NC
A A
E3
PAGE TITLE
CELL: BASEBAND (2 OF 2)
DRAWING NUMBER SIZE
RF TRANSCEIVER (1 OF 2)
D U3600
WTR1605 U3600 D
SM WTR1605
SYM 3 OF 5 SM
100_XCVR_B20_PRX_P 78 PRX 84 PRX_BB_I_P SYM 2 OF 5
31 IN PRX_LB1_INP PRX_BB_IP OUT 28
TX
100_XCVR_B20_PRX_N 69 CRITICAL 92 TX_BB_I_P 130 140 50_XCVR_B20_TX
31 IN PRX_LB1_INM PRX_BB_IM PRX_BB_I_N OUT 28 28 IN TX_BB_IP TX_LB1 OUT 32
TX_BB_I_N 138 CRITICAL 132 50_XCVR_2G_LB_TX
100_XCVR_B8_PRX_N 61 91 28 IN TX_BB_IM TX_LB2 OUT 37
31 IN PRX_LB2_INP PRX_BB_QP PRX_BB_Q_P OUT 28
141 50_XCVR_B8_TX
100_XCVR_B8_PRX_P 54 82 TX_BB_Q_P 131 TX_LB3 OUT 32
31 IN PRX_LB2_INM PRX_BB_QM PRX_BB_Q_N OUT 28 28 IN TX_BB_QP 133 50_XCVR_B5_B18_TX
TX_BB_Q_N 139 TX_LB4 OUT 32
100_XCVR_B5_B18_PRX_P 48 86 28 IN TX_BB_QM
31 IN PRX_LB3_INP DNC NC 126 50_XCVR_B2_TX
100_XCVR_B5_B18_PRX_N 43 WTR_BB_TX_DAC_IREF 109 TX_MB1 OUT 32
31 IN PRX_LB3_INM 28 IN DAC_REF 119 50_XCVR_B1_B3_TX
TX_MB2 OUT 32
31
100_XCVR_B2_PRX_P 36
PRX_MB1_INP 28
WTR_GP_DATA0 GPH 105 GP_DATA0 TX_MB3 112 50_XCVR_B34_B39_TX 32
IN IN OUT
31
100_XCVR_B2_PRX_N 30
PRX_MB1_INM 28
WTR_GP_DATA1 GPH 121 GP_DATA1 TX_MB4 95 50_XCVR_2G_HB_TX 37
IN IN OUT
88 GP_DATA2
31
100_XCVR_B3_PRX_P 23
PRX_MB2_INP NC TX_HB 103 50_XCVR_B7_B38_B40_TX 32
IN 114 DNC OUT
100_XCVR_B3_PRX_N 17
PRX_MB2_INM NC
31 IN 96 DNC DNC 93 C3602
NC NC 56PF R3602
31
100_XCVR_B1_B34_B39_DCS_PRX_N 8
PRX_MB3_INP 61.9 2 50_PDET_PAD_IN
IN 90 DNC PDET_IN 101 50_PDET_IN 1 2 50_PDET_PAD_OUT 1
31 IN
100_XCVR_B1_B34_B39_DCS_PRX_P 16
PRX_MB3_INM R3600 NC IN 35
4.75K WTR_RBIAS 60 5%
1%
1 2 RBIAS 1/32W
31
100_XCVR_B7_B38_B40_PRX_P 7 PRX_HB_INP 16V MF
IN 1% NP0-C0G 01005
100_XCVR_B7_B38_B40_PRX_N 15
PRX_HB_INM 1/32W 79 VTUNE_PRX 01005
31 IN MF NC 1 1
01005 R3601 R3603
28 24
WTR_RX_ON 45 RX_ON 105 105
IN
WTR_RF_ON 100 1% 1%
28 24 IN RF_ON 1/32W 1/32W
WTR_SSBI_TX_GPS 89 MF MF
28 24 BI SSBI_TX_GNSS 2 01005 2 01005
28 24
WTR_SSBI_PRX_DRX 80 SSBI_PRX_DRX
BI
DRX TRANSCEIVER RF AND IQ PORTS
134 GND
C U3600 C3600
100PF R3604
120 XO_IN 9.0 DB ATTENUATOR C
WTR1605 19P2M_WTR 0.00
26 IN
1 2 19P2M_WTR_FILT_IN 1 2 19P2M_WTR_IN
SM
SYM 1 OF 5 0%
5% 1/32W
DRX_GPS 16V MF
40
100_XCVR_B5_B18_DRX_P 5
DRX_LB1_INP DRX_BB_IP 63 DRX_BB_I_P 28
NP0-C0G 01005 1 C3601
IN OUT 01005
100_XCVR_B5_B18_DRX_N 14 CRITICAL 72 DRX_BB_I_N 10PF
40 IN DRX_LB1_INM DRX_BB_IM OUT 28
5%
16V
100_XCVR_B8_B20_DRX_P 4 50 2 CERM
40 IN DRX_LB2_INP DRX_BB_QP DRX_BB_Q_P OUT 28
01005
40
100_XCVR_B8_B20_DRX_N 13
DRX_LB2_INM DRX_BB_QM 57 DRX_BB_Q_N 28
NOSTUFF
IN OUT
40
100_XCVR_B1_B2_B3_B34_B39_DRX_P 3
DRX_MB_INP
IN
40
100_XCVR_B1_B2_B3_B34_B39_DRX_N 12
DRX_MB_INM
IN
40
100_XCVR_B7_B38_B40_DRX_P 2
DRX_HB_INP
IN
40 IN
100_XCVR_B7_B38_B40_DRX_N 11
DRX_HB_INM
40
100_XCVR_GPS_RX_P 10
GNSS_INP GNSS_BB_IP 56 GPS_BB_I_P 28
IN OUT
40
100_XCVR_GPS_RX_N 18 GNSS_INM GNSS_BB_IM 62 GPS_BB_I_N 28
IN OUT
GNSS_BB_QP 70 GPS_BB_Q_P 28
OUT
71 GPS_BB_Q_N
GNSS_BB_QM OUT 28
1
GND
U3600
B WTR1605 B
SM
SYM 5 OF 5
GND
46
GND 125
77 CRITICAL GND
GND 124
47 GND
GND
68 123
GND GND
29 110
GND GND
22 102
GND GND
27 99
GND GND
21 GND GND 129
20 94
GND GND
33 115
GND GND
6
GND 137
75 GND
GND 122
38 GND
GND 107
GND
41 106
GND GND
58 135
GND GND
74 128
GND GND
59 104
GND GND
52 113
GND GND
39
GND 19
73 GND
GND 32
34 GND
GND 49
A 64
81
GND
GND
GND
A
PAGE TITLE
35
GND CELL: RF TRANSCEIVER (1 0F 2)
142 9 DRAWING NUMBER SIZE
GND GND
Apple Inc. 051-0886 D
REVISION
R
A.0.0
NOTICE OF PROPRIETARY PROPERTY: BRANCH
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
36 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSE ONLY - NOT A CHANGE REQUEST
IV ALL RIGHTS RESERVED 29 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
RF TRANSCEIVER (2 OF 2)
R3700
RF1_1V3 RF1_1V3 RF2_2V05
22-OHM-25%-1800MA STAR ROUTING STAR ROUTING STAR ROUTING STAR ROUTING R3702 STAR ROUTING
PP_SMPS2_RF1_1V3_FILT PP_RF1_1V3_PRX_PLL PP_RF1_1V3_GPS_LNA 0 PP_RF2_2V05_DRX_BB
25 PP_SMPS2_RF1_1V3
1 2 30
ALIAS 30 30 PP_SMPS2_RF1_1V3_FILT ALIAS 52 25
30 PP_SMPS4_RF2_2V05 1 2 PP_SMPS4_RF2_2V05_FILT ALIAS
30
27
0201 5%
1
C3701 1
C3702 1
C3713 1/20W
PP_RF1_1V3_GPS_DIG MF 1
C3715 PP_RF2_2V05_TX_DA
D 2
10UF
20%
10V 2
0.1UF
20%
6.3V
X5R-CERM 2
0.1UF
20%
6.3V
X5R-CERM
ALIAS
30 201
10UF
20%
ALIAS 30
D
X5R-CERM 10V
2 1
0402-1 01005
PLACE NEAR U3.66
01005
PLACE NEAR U3.24 AND U3.31
X5R-CERM
0402-1
C3716
100PF
STAR ROUTING
5%
16V
2 NP0-C0G
ALIAS
PP_RF1_1V3_SHDR_PLL 30 ALIAS
PP_RF1_1V3_GPS_VCO 30 01005
PLACE NEAR U3.111
NOSTUFF
1
C3703
1
C3714 PP_RF1_1V3_GPS_PLL STAR ROUTING
0.1UF ALIAS
30
PP_RF2_2V05_PRX_BB 30
0.1UF 20% ALIAS
20% 6.3V
6.3V 2 X5R-CERM
2 X5R-CERM 01005
01005 PLACE NEAR U3.37 AND U3.55
PLACE NEAR U3.65 ALIAS
PP_RF2_2V05_TX_BB 30
1
C3704 RF1_1V8 ALIAS
PP_RF2_2V05_PRX_VCO
30
0.1UF 1
C3717
20%
6.3V
52 28 27 25 24 PP_SMPS3_MSME_1V8 PP_RF1_1V8_DIG 0.1UF
ALIAS 30
2 X5R-CERM 20%
01005 6.3V
2
PLACE NEAR U3.76 1
C3700 X5R-CERM
01005
1.0UF PLACE NEAR U3.67
20%
10V
ALIAS
PP_RF1_1V3_SHDR_VCO 30
2 X5R-CERM PP_RF2_2V05_SHDR_VCO
0201-1 ALIAS 30
PLACE NEAR U3.87
1
C3705
0.1UF
20%
1
C3718
6.3V 0.1UF
2 X5R-CERM 20%
6.3V
01005 2 X5R-CERM
PLACE NEAR U3.40 01005
PLACE NEAR U3.51
C ALIAS
PP_RF1_1V3_TX_DA 30
PP_RF2_2V05_TX_VCO
C
ALIAS 30
1
C3706 1 C3721
0.1UF 56PF
20%
6.3V 5% 1
C3719
2 X5R-CERM 2 16V
NP0-C0G 0.1UF
01005 01005 20%
PLACE NEAR U3.118 6.3V
2
NOSTUFF X5R-CERM
01005
STAR ROUTING PLACE NEAR U3.136
ALIAS
PP_RF1_1V3_TX_SYNTH 30
ALIAS
PP_RF2_2V05_TX_PLL 30
1
C3707
0.1UF
20%
2
6.3V
ALIAS
PP_RF2_2V05_XO_FILT 30
X5R-CERM
01005
PLACE NEAR U3.98 1
C3720
0.1UF
PP_RF1_1V3_TX_LO 20%
ALIAS 30 6.3V
2 X5R-CERM
01005
PLACE NEAR U3.127
1
C3708
0.1UF
20%
6.3V
2 X5R-CERM
01005
PLACE NEAR U3.116
1
C3709 U3600
100PF WTR1605
B 2
5%
16V
NP0-C0G
SM
SRM 4 OF 5
B
01005
PLACE NEAR U3.117
PWR
30 PP_RF1_1V3_PRX_FELO1 53
VDD_RF1_P_FELO CRITICAL VDD_RF2_T_DA 111 PP_RF2_2V05_TX_DA 30
STAR ROUTING PP_RF1_1V3_PRX_FELO2 42 118 PP_RF1_1V3_TX_DA
STAR ROUTING 30 VDD_RF1_P_FELO VDD_RF1_T_DA 30
PP_RF1_1V3_PRX_FELO1 30
PP_RF1_1V3_DRX_LBLO
ALIAS 30
28 VDD_RF1_D_LBLO VDD_RF1_T_UPC 117 PP_RF1_1V3_TX_UPCONVERTER 30
30 PP_RF1_1V3_DRX_FE PP_RF1_1V3_TX_LO
26 116
1
C3710 VDD_RF1_D_FE VDD_RF1_T_LO 30
0.1UF 30
PP_RF1_1V3_DRX_MBLO 25
VDD_RF1_D_MBLO VDD_RF2_T_BB 108 PP_RF2_2V05_TX_BB 30
20% PP_RF1_1V3_DRX_FE 30
PP_RF1_1V3_JAM_DET 85
2
6.3V ALIAS 30 VDD_RF1_JDET 136 PP_RF2_2V05_TX_VCO
X5R-CERM VDD_RF2_T_VCO 30
30 PP_RF2_2V05_PRX_BB
83
01005 VDD_RF2_P_BB 127 PP_RF2_2V05_XO_FILT
PLACE NEAR U3.53 AND U3.26
PP_RF2_2V05_DRX_BB 44 VDD_RF2_XO 30
30 VDD_RF2_D_BB 98
VDD_RF1_T_SYN PP_RF1_1V3_TX_SYNTH 30
PP_RF2_2V05_PRX_VCO 67
VDD_RF2_P_VCO VDD_RF2_T_PLL 97 PP_RF2_2V05_TX_PLL
PP_RF1_1V3_PRX_FELO2 30
PP_RF1_1V3_PRX_VCO
30
ALIAS 30 76 VDD_RF1_P_VCO
30
VDD_RF1_G_LNA 24 PP_RF1_1V3_GPS_LNA
PP_RF1_1V3_PRX_PLL 66
VDD_RF1_P_PLL
30
1
C3711 30
VDD_RF1_G_VCO 37 PP_RF1_1V3_GPS_VCO 30
0.1UF 30 PP_RF2_2V05_SHDR_VCO 51 VDD_RF2_S_VCO
20% VDD_RF1_G_PLL 55 PP_RF1_1V3_GPS_PLL 30
6.3V 30
PP_RF1_1V3_SHDR_VCO 40 VDD_RF1_S_VCO
2 X5R-CERM VDD_RF1_G_BB 31 PP_RF1_1V3_GPS_DIG 30
01005 30
PP_RF1_1V3_SHDR_PLL 65
VDD_RF1_S_PLL
PLACE NEAR U3.42
VDD_DIO 87 PP_RF1_1V8_DIG 30
STAR ROUTING
PP_RF1_1V3_DRX_LBLO 30
ALIAS
1
C3712 PP_RF1_1V3_DRX_MBLO 30
0.1UF ALIAS
20%
6.3V
2 X5R-CERM
01005
RX MATCHING
L3805 L3810
D 0.7NH-0.8A
1 2
10NH-3%-140MA
1 2
D
33 IN 100_RX_MODULE_OUT_P 100_XCVR_B1_B34_B39_DCS_PRX_P OUT 29 36 IN 100_B8_DUPLX_RX_N 100_XCVR_B8_PRX_N OUT 29
0201 01005
1 CRITICAL 1
L3804 L3811
5.6NH-3%-0.35A 18NH-3%-140MA
0201 01005
CRITICAL
L3812
2 L3806 2 10NH-3%-140MA
0.7NH-0.8A
36 100_B8_DUPLX_RX_P 1 2 100_XCVR_B8_PRX_P 29
100_RX_MODULE_OUT_N 1 2 100_XCVR_B1_B34_B39_DCS_PRX_NOUT IN OUT
33 IN 29
01005
0201
CRITICAL
L3808
8.2NH+/-3%-0.25A-0.7OHM
C3800
0.6PF 36 100_B5_DUPLX_RX_N 1 2 100_XCVR_B5_B18_PRX_N 29
IN OUT
34 IN
50_B2_DUPLX_RX 1 2 100_XCVR_B2_PRX_NOUT 29
0201
1
+/-0.05PF
1 16V 1
CERM
01005 L3807
NO_XNET_CONNECTION=TRUE 22NH-5%-0.1A
L3800 L3801 01005
13NH-5%-0.28A 6.8NH-5%-0.5A
0201DS 0201DS
CRITICAL CRITICAL L3809
2 8.2NH+/-3%-0.25A-0.7OHM
2 C3801 2
27PF 100_B5_DUPLX_RX_P 1 2 100_XCVR_B5_B18_PRX_P
C 50_B2_RX_BALUN 1 2 100_XCVR_B2_PRX_POUT 29 L3840
36 IN
0201
OUT 29
C
2.0NH+/-0.1NH-0.6A
5%
1 C3802 16V 1 2 50_B7_B38_B40_PRX_BALUN_IN
NP0-C0G
0.9PF 01005 0201
+/-0.05PF NO_XNET_CONNECTION=TRUE CRITICAL L3813
2 16V 1 L3825 C3806
CERM
27PF 0.6NH+/-0.1NH-0.85A
01005 33 IN 0.4PF
50_3P4T_PRX_OUT +/-0.1PF 1
100_B7_B38_B40_PRX_BALUN_OUT_N 2 100_B7_B38_B40_PRX_MATCH_N1 2 100_XCVR_B7_B38_B40_PRX_N OUT 29
25V
2 C0G-CERM 0201
201 5%
CRITICAL 16V 1
NP0-C0G
C3803 U3803 01005
1.2PF 2.3-2.69GHZ
50_B3_DUPLX_RX 1 2 100_XCVR_B3_PRX_NOUT LLP L3814
34 IN 29
3.6NH+/-0.1NH-400MA
+/-0.05PF UNBAL_PORT 2 0201
1 16V 1
NP0-C0G-CERM
01005 BAL_PORT1 3
C3807 2 L3815
NO_XNET_CONNECTION=TRUE BAL_PORT2 4 0.6NH+/-0.1NH-0.85A
L3802 L3803 27PF
8.7NH-5%-0.29A 5.6NH-5%-0.33A CRITICAL 1 2
100_B7_B38_B40_PRX_BALUN_OUT_P 100_B7_B38_B40_PRX_MATCH_P1 2 100_XCVR_B7_B38_B40_PRX_P OUT 29
0201DS 0201DS
CRITICAL CRITICAL 0201
GND 5%
16V
C3804 NP0-C0G
1
2 2 01005
27PF
50_B3_RX_BALUN 1 2 100_XCVR_B3_PRX_POUT 29
5%
1 C3805 16V
NP0-C0G
1.2PF 01005
+/-0.05PF NO_XNET_CONNECTION=TRUE 50_B38_FILTER U3801
16V
2 NP0-C0G-CERM
01005
33 BI FIL_DIPLEXER_B38_B40
1
ACFM-2043-AP1
LGA
B C3808 1 B38
B
9.1NH-3%-220MA 3 50_B38_B40_SPDT
L3822 0201
B40 CRITICAL ANT 6 BI 39
18NH-3%-140MA CRITICAL
35
100_B20_DUPLX_RX_N 1 2 100_XCVR_B20_PRX_NOUT 29
GND
IN 1
2
01005
2
4
5
7
8
9
1 L3817
50_B40_FILTER 0 C3810
33 BI
1 2 50_B40_FILTER_MATCH 5.6NH-3%-0.35A
L3823 5% 0201
22NH-5%-0.1A 1 1/20W CRITICAL
MF
01005 201
NOSTUFF 2
L3824 C3809
2 18NH-3%-140MA 6.8NH-3%-0.3A
0201
35 100_B20_DUPLX_RX_P 1 2 100_XCVR_B20_PRX_POUT 29
IN CRITICAL
01005 U3802
2
TX-BAND40-LTE
SAFEA2G35MB0F57
L3819 LGA
2.7NH+/-0.1NH-200MA CRITICAL L3821
50_FULL_B40_FILTER 1 2 4 UNB_PORT2
50_FULL_B40_SPDT_MATCH 0
33 BI UNB_PORT1 1 1 2 50_FULL_B40_SPDT BI 39
01005 50_FULL_B40_FILTER_MATCH GND 5%
CRITICAL 1/20W
MF
1 C3811 201
1
5
3
2
56PF
5%
2 16V
NP0-C0G
01005 L3820
NOSTUFF 3.3NH+/-0.1NH-0.45A
0201
CRITICAL
A 2 A
PAGE TITLE
CELL: RX MATCHING
DRAWING NUMBER SIZE
TX INTERSTAGE FILTERS
C3901
2.0NH+/-0.1NH-0.2A-1.35OHM
29 50_XCVR_B2_TX 1 2 50_B2_TX_SAW_IN
IN
01005
CRITICAL 1 C3902
D 5%
56PF
16V
D
2 NP0-C0G
01005 C3913
NOSTUFF 0.00 2
29 IN 50_XCVR_B34_B39_TX 1 50_B34_B39_TX_FILT_IN
0%
1/32W
MF
01005 1
C3903
0.00 2 FL3902
29 IN 50_XCVR_B5_B18_TX 1 50_B5_B18_TX_SAW_IN FL3901 SAW-BAND-TX-B1-B3-B34-B39
L3905 AF48
0%
1/32W
SATGR832MBM0F57 2.7NH+/-0.1NH-200MA LGA
MF LGA 01005 1 IN B34/B39 OUT B34 9 50_B34_TX_SAW_OUTOUT 33
1 INPUT BAND2 CRITICALOUTPUT BAND2 11 50_B2_TX_SAW_OUT OUT CRITICAL CRITICAL
01005
1 34 OUT B39 8 50_B39_TX_SAW_OUTOUT 33
2 4 IN B1/B3 R3901
3 INPUT BAND5+18 OUT B1 7 1.5NH+/-0.1NH-220MA
L3901 OUTPUT BAND5+18 9 50_B5_TX_SAW_OUT OUT 36
10NH-5%-140MA OUT B3 6 1 2
GND 50_B1_TX_SAW_MATCH 50_B1_TX_SAW_OUT OUT 33
01005
5 INPUT BAND8 OUTPUT BAND8 7 50_B8_TX_SAW_OUT OUT 36 01005
2
3
5
10
CRITICAL 1
2
GND THRM C3914
PAD 50_XCVR_B1_B3_TX 0.00 2 50_B1_B3_TX_SAW_IN L3907
1
29 IN 10NH-3%-140MA
2
4
6
8
10
12
13
0% 01005
C3904 1/32W NOSTUFF
0.00 2 MF
1
29 IN 50_XCVR_B8_TX 1 50_B8_TX_SAW_IN 01005
2
0%
1/32W
1
L3909
MF
01005
L3906 1.5NH+/-0.1NH-220MA
2.0NH+/-0.1NH-0.2A-1.35OHM
01005 50_B3_TX_SAW_MATCH 1 2 50_B3_TX_SAW_OUT OUT 34
L3902 01005
10NH-5%-140MA
01005 2 1
C 2
CRITICAL
L3908
C
5.1NH-3%-0.16A
01005
NOSTUFF
2
C3905
0.00 2
29 IN 50_XCVR_B20_TX 1 50_B20_TX_SAW_IN OUT 35
0%
1/32W
MF 1
01005
L3903
10NH-5%-140MA
01005
40 39 33 25 14 IN PP_LDO14_2V65
1 C3909
0.01UF
10%
6.3V
2 X5R
01005
4
VDD
C3906 U3901
C3910
B 29 IN 50_XCVR_B7_B38_B40_TX
3.3PF
1 2
50_XCVR_B7_B38_B40_TX_MATCH
BGS12SL6
5 RFIN TSLP6-2 RF1 3 50_B7_TX_SPDT_OUT 1
0.00 2
50_B7_TX_FILT_IN
OUT 35
B
CRITICAL 0%
+/-0.1PF 1 1/32W
16V 33 28 PA_MB_CTL0 6 CTRL RF2 1 MF
NP0-C0G IN 1
01005 C3911 01005
C3907 GND 56PF
5%
1.5NH+/-0.1NH-220MA 1 C3908 16V
2
2 NP0-C0G
01005
56PF 01005
5% NOSTUFF
16V
2 NP0-C0G
2 01005
C3912
100PF
50_B38_B40_TX_SPDT_OUT1 2 50_B38_B40_TX_SPDT_MATCH
OUT 33
5%
16V
NP0-C0G 1
01005
L3904
1.2NH+/-0.1NH-220MA
01005
NOSTUFF
2
A A
PAGE TITLE
CELL: RF TRANSCEIVER (3 OF 4)
DRAWING NUMBER SIZE
1 C4072
56PF
VDD A1
5%
2 16V
NP0-C0G
01005
=PPBATT_VCC_BB U4000
54 38 37 36 35 34 25 24 IN 33 28 3P4T_SEL_0 B1 VC1 SKY13477 RF1 C5
IN
PP_PA C1 BGA
38 37 36 35 34 IN 33 28 IN 3P4T_SEL_1 VC2 RF2 C4
1 1 ANT_SEL_1 C2 VC4 CRITICAL RF3 C3 50_3P4T_PRX_OUT
C4001 1 C4043 C4002 1 C4054
40 39 28 24 IN OUT 31
D 0.1UF
20% 5%
100PF 1.0UF
20% 5%
100PF 40 39 28 IN ANT_SEL_0 A2 VC3 RF4 B5
RF5 A4 50_B40_FILTER
D
2 6.3V
X5R-CERM 16V
2 NP0-C0G
6.3V
2 X5R 2 16V
BI 31
NP0-C0G
01005 01005 0201-1 01005
1 C4075 1 C4076 1 C4008 1 C4012 RF6 A5 50_FULL_B40_FILTER BI 31
56PF 56PF 56PF 56PF
DGND
GND1
GND2
5% 5% 5% 5% RF7 A3 50_B38_FILTER BI 31
16V 16V 16V 16V
2 NP0-C0G 2 NP0-C0G 2 NP0-C0G 2 NP0-C0G
36 35 34 28 IN PA_BS 01005 01005 01005 01005
PA_MB_CTL1 L4012
B2
B4
B3
28 IN
0.00 2 50_B7_DUPLX_RX
32 28 IN PA_MB_CTL0 50_B7_RX_SP3T_IN
1
IN 35
37 36 35 34 28 IN PA_R1 C4058 0%
0 1 C4023 1/32W
50_B38_PA_OUT 1 2 50_B38_PA_MATCH MF
5%
56PF 01005
1 1 1 1 5%
C4041 C4042 C4052 C4053 1/20W 16V
2 NP0-C0G
56PF 56PF 56PF 56PF MF
201 01005
5% 5% 5% 5% 1 NOSTUFF
16V
2 NP0-C0G 16V
2 NP0-C0G 16V
2 NP0-C0G 2 16V C4060
NP0-C0G 56PF
01005 01005 01005 01005
5%
25V
2 NP0-C0G
201
L4029 NOSTUFF
50_B1_TX_SAW_OUT
1
0.00 2 50_B1_PA_IN
32 IN C4048
0% 0
1
1/32W 50_B40_PA_OUT 1 2 50_B40_PA_MATCH
C4038 MF
01005 5%
1.2PF 1 1/20W
+/-0.1PF MF
16V 201
2 NP0-C0G
01005 C4061
NOSTUFF
11
10
26
12NH+/-3%-0.25A-0.7OHM
3
7
8
0201
VMODE
VBS_0
VBS_1
VBS_2
VCC
VBATT
L4030
0.00 2 50_B34_PA_IN
32 IN 50_B34_TX_SAW_OUT 1 2 FL4012
0% 1880-2025MHZ L4083
C 1 C4039
1/32W
MF
01005
2
21
RFIN_B1
RFOUT_B1
U4025
ACPM-7900-AP1 CPL_IN 12 50_MBPA_CPL_IN IN 36
C4049
0
DEA162025LT-5046B1SJ
50_B34_B39_PA_FILT_IN1 IN/OUTLGAOUT/IN 3
2.9NH+/-0.1NH-0.5A-0.2OHM
1 2
50_B34_B39_TX_ASM
C
1.2PF 50_B34_B39_PA_OUT1 2 50_B34_B39_PA_FILT_OUT OUT 39
+/-0.1PF 5 LLP CPL_OUT 24 50_B2_B3_CPL_INOUT 34 CRITICAL 0201
16V RFIN_B34 5% GND
2 NP0-C0G 4 CRITICAL 1/20W 1 C4063 CRITICAL
MF
2
4
01005 RFIN_B39 1
NOSTUFF 19 201 0.6PF
RFOUT_B34/B39 +/-0.05PF
25V
2 CERM
6 RFIN_B38/B40 C4071 0201
L4044 8.2NH+/-3%-0.25A-0.7OHM
0.00 2 50_B39_PA_IN 17 RFOUT_B38 CRITICAL
32
50_B39_TX_SAW_OUT 1 0201
IN 15 RFOUT_B40 CRITICAL
1 0% THRM
1/32W GND PAD
MF 2 3P4T_SEL_0 28 33
01005 IN
3P4T_SEL_1
1
9
13
14
16
18
20
22
23
25
27
28
29
30
31
32
IN 28 33
C4040
18NH-3%-140MA
01005 R4065
0.00 2 PP_LDO14_RX_MOD 1 C4033 1 C4034
40 39 33 32 25 14 IN PP_LDO14_2V65
1
56PF 56PF
2 0% 5% 5%
1 16V 16V
1/32W
1 C4074 2 NP0-C0G 2 NP0-C0G
MF
01005
C4073 0.1UF 01005 01005
56PF 20%
L4020 L4045 5% 2 6.3V
16V X5R-CERM
50_B38_B40_TX_SPDT_MATCH
100PF 4.0PF 2 NP0-C0G 01005
1 2 50_B38_B40_TX_MATCH 1 2 50_B38_B40_PA_IN 01005
32 IN L4070
5% +/-0.1PF 50_RX_MOD_DCS_IN1
0.00 2 50_DCS_RX_ASM
6
IN 39
16V 1 16V
NP0-C0G NP0-C0G C4047 VDD 0%
01005 01005 3.0PF 1/32W
MF
C4037 50_B1_PA_OUT 1 2 50_B1_PA_OUT_MATCH 01005 1 C4055
U4027 0.5PF
7.5NH-3%-0.140A LMSWFKJM CRITICAL
01005 +/-0.05PF
25V 15 BAND1_TX VC1 8 +/-0.05PF
16V
C0G-CERM LGA VC2 7
2 NP0-C0G
1 0201 1 01005
17 BAND1ANT CRITICAL NOSTUFF
B 2
C4064 C4046
DCSRXIN 1
L4071 B
100_RX_MODULE_OUT_P 11 BAND1_34_39_DCSRXOUT0 BAND34_39_RXIN 18 4.0PF
10NH-3%-250MA 15NH+/-3%-0.25A-0.7OHM 31 OUT
0201 0201 31 100_RX_MODULE_OUT_N 12 BAND1_34_39_DCSRXOUT1 50_RX_MOD_B34_B39_IN 1 2 50_B34_B39_RX_ASM 39
OUT IN
+/-0.1PF
2 2 1 25V
COG-CERM
THRM GND 0201
PAD CRITICAL
C4056
20
19
16
14
13
10
9
5
4
3
2
5.6NH-3%-0.35A
0201
CRITICAL
2
5%
2 50_B1_ANT BI 39
OFF X X 0 0 0 25V
NP0-CERM
0201
CRITICAL
1
B1 HPM X 1 0 0 L4097
7.5NH-0.30A
0201
B1 LPM X 1 0 1 CRITICAL
B34 HPM 1 0 1 0 2
B34 LPM 1 0 1 1
A B39 HPM 0 0 1 0 PAGE TITLE
A
B39 LPM 0 0 1 1 CELL: PENTABAND PA
B38 HPM 1 1 1 0 Apple Inc.
DRAWING NUMBER
051-0886
SIZE
D
B38 LPM 1 1 1 1 R
REVISION
A.0.0
B40 HPM 0 1 1 0 NOTICE OF PROPRIETARY PROPERTY:
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
BRANCH
PA_ON_B2_B3
38 37 36 35 33 IN
PP_PA IN 28
54 38 37 36 35 33 25 24
=PPBATT_VCC_BB
IN PA_BS 28 33 35 36
IN
1 C4100 1 C4101 1 C4148 1 C4149
0.22UF 0.22UF 0.1UF 1.0UF PA_R1
IN 28 33 35 36 37
20% 20% 20% 20%
6.3V 6.3V 6.3V 6.3V
2 X5R 2 X5R 2 X5R-CERM 2 X5R
01005 01005 01005 0201-1 1 C4102 1 C4103
C4146
0.00 2 100PF 100PF
32 50_B3_TX_SAW_OUT 1 50_B2_B3_CPL_IN 33
5% 5%
IN IN
2 6.3V
CERM 2 6.3V
CERM
0% 01005 01005
BS 29
1/32W
VBATT 25
VEN_B2_B3 30
VMODE 24
MF
VCC 2
1 01005 1 50_B7_B20_CPL_IN 35
OUT
L4122 L4182
9.1NH-3%-140MA 2.2NH+/-0.1NH-200MA
01005 01005 L4136
NOSTUFF NOSTUFF 3.0NH+/-0.1NH-0.45A
50_B3_TX_PAD_IN 26 RFIN_B3 CPL_IN 4
2 2 U4123 1 2 50_B3_ANT 39
50_B2_TX_PAD_IN 28 RFIN_B2 CPL_OUT 20
BI
TQM6M6224 0201
CRITICAL
13 RX_B3 LGA
CRITICAL 1 C4154 1 C4150
14 GND 50_B3_DPLX_ANT
ANT_B3 16 0.5PF 0.5PF
+/-0.05PF +/-0.05PF
11 RX_B2 25V 25V
L4123 ANT_B2 8 50_B2_DPLX_ANT 2 COG-CERM 2 CERM
C 2.7NH+/-0.1NH-200MA
1 2
10 GND
GND
THRM_PAD
0201
CRITICAL
201
NOSTUFF
C
32 IN 50_B2_TX_SAW_OUT
1
3
5
6
7
9
12
15
17
18
19
21
22
23
27
31
01005
1 C4104 1 C4147
0.5PF 0.5PF
+/-0.05PF +/-0.05PF
16V 16V
2 C0G-CERM 2 C0G-CERM
01005 01005 L4138
NOSTUFF 3.0NH+/-0.1NH-0.45A R4139
1 2
50_B2_DPLX_ANT_MATCH 0.00 2
1 50_B2_ANT BI 39
0201 1%
CRITICAL 1/20W
MF
1 C4155 1 C4151 0201
50_B2_DUPLX_RX
OUT 31
0.6PF 0.5PF
+/-0.05PF +/-0.05PF
50_B3_DUPLX_RX 31
25V
2 CERM 25V
2 CERM
OUT
0201 201
CRITICAL NOSTUFF
B B
PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
41 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSE ONLY - NOT A CHANGE REQUEST
IV ALL RIGHTS RESERVED 34 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
PA_BS 28 33 34 36
IN
38 37 36 34 33 IN
PP_PA
54 38 37 36 34 33 25 24 IN
=PPBATT_VCC_BB
1 1 1 C4229 1 C4230
C4235 C4232
0.22UF 0.22UF 0.1UF 1.0UF
20% 20% 20% 20% CELL
6.3V
2 X5R
6.3V
2 X5R 2 6.3V
X5R-CERM 2 6.3V
X5R PA_R1
01005 0201-1 IN 28 33 34 36 37 C4207
01005 01005 1.0PF
C4231 50_B7_B20_CPL_IN IN 34
22PF 1 2
1 2
50_B7_TX_FILT_MATCH
32 IN 50_B7_TX_FILT_IN +/-0.1PF
L4253 16V
VBATT 25
VEN_B7_B20 30
BS 29
2.7NH+/-0.1NH-200MA
VMODE 24
C 5% NP0-C0G
C
VCC 2
16V 50_PDET_PAD_IN OUT 29 01005
1 CERM 50_B20_TX_SAW_OUT 1 2
01005 CRITICAL
FL4211 01005 CELL
C4216
SAWFD847MGA0F57 1
CRITICAL
LGA C4227 L4200
2.2NH+/-0.1NH-200MA 4 INPUT_BAND7 OUTPUT_BAND7 6 1.2PF 6.2NH-0.30A
01005 CRITICAL +/-0.1PF
NOSTUFF 16V U4215
2 NP0-C0G 50_B20_TX_PAD_IN 26 RFIN_B20 CPL_IN 4 1 2 50_B20_ANT 39
1 INPUT_BAND20 BI
OUTPUT_BAND20 9 01005 50_B7_TX_PAD_IN 28 RFIN_B7 AFEM-790720
2 NOSTUFF LGA CPL_OUT 20 50_B20_DPLX_ANT 0201
CRITICAL
CRITICAL CELL
GND L4254 12 RX_P_B20 1
1
3.3NH+/-0.1NH-180MA 13 RX_N_B20 C4208
C4218 3.9PF
2
3
5
7
8
10
1
3
5
6
7
9
14
15
17
18
19
21
22
23
27
31
32
33
34
35
36
37
38
39
40
41
42
1 C4219 NP0-C0G 2
01005 +/-0.1PF
56PF 16V
2 NP0-C0G
5%
16V
2 NP0-C0G 01005
01005 NOSTUFF
C4236
NOSTUFF 2.2NH+/-0.1NH-0.6A
50_B7_DPLX_ANT 1 2 50_B7_ANT 39
BI
50_B7_DUPLX_RX OUT 33 0201
1 L4228
1 L4229 0.5PF
0.5PF +/-0.05PF
100_B20_DUPLX_RX_N OUT 31
+/-0.05PF 25V
2 CERM
25V
2 COG-CERM 201
100_B20_DUPLX_RX_P OUT 0201
31 NOSTUFF
CRITICAL
B B
SHEET
42 OF 121
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSE ONLY - NOT A CHANGE REQUEST III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED 35 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
54 38 37 35 34 33 25 24
=PPBATT_VCC_BB
IN PA_BS 28 33 34 35
IN
1 1 1 C4318 1 C4319
C4322 C4323 PA_R1 1 1
0.22UF 0.22UF 0.1UF 1.0UF IN 28 33 34 35 37
C4324 C4325
20% 20% 20% 20% 100PF 100PF 1
6.3V 6.3V 6.3V 6.3V R4300
2 X5R 2 X5R 2 X5R-CERM 2 X5R 5% 5%
01005 0201-1 6.3V
2 CERM 6.3V
2 CERM 49.9
01005 01005
01005 01005 1%
1/32W
MF
2 01005
L4314
VBATT 29
VEN_B5_B8 24
BS 25
VMODE 30
2.2NH+/-0.1NH-200MA 50_PA_ISO
VCC 2
32 IN 50_B5_TX_SAW_OUT 1 2
01005 50_MBPA_CPL_IN OUT 33
1
3
5
6
7
9
12
15
17
18
19
21
31
32
33
34
35
36
37
38
39
40
41
42
22
23
27
C 2 16V
NP0-C0G
01005-1
+/-0.1PF
16V
2 NP0-C0G
CRITICAL C
CRITICAL 01005
NOSTUFF
C4321
18PF
50_B8_DPLX_ANT 1 2 50_B8_ANT 39
BI
100_B8_DUPLX_RX_N 31
2%
OUT 1 25V
C0H-CERM
100_B8_DUPLX_RX_P 31
0201
OUT
100_B5_DUPLX_RX_N L4317
OUT 31
22NH-100MA
0201
100_B5_DUPLX_RX_P OUT 31 NOSTUFF
2
B B
2G PA
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSES ONLY - NOT A CHANGE REQUEST.
2G PA GAIN MODES
BAND MODE GAIN MODE PA_R1 PCL RANGE
=======================================================
LOW BAND GSM ULTRA LOW HIGH 16 TO 19
LOW BAND GSM LOW HIGH 14 TO 15
LOW BAND GSM MEDIUM LOW 7 TO 13
LOW BAND GSM HIGH LOW 5 TO 6
HIGH BAND GSM ULTRA LOW HIGH 10 TO 15
HIGH BAND GSM LOW HIGH 7 TO 9
HIGH BAND GSM HIGH LOW 0 TO 6
LOW BAND EDGE LOW HIGH 15 TO 19
LOW BAND EDGE MEDIUM LOW 10 TO 14
D LOW BAND
HIGH BAND
EDGE
EDGE
HIGH
LOW
LOW
HIGH
8 TO 9
9 TO 15
D
HIGH BAND EDGE HIGH LOW 2 TO 8
38 36 35 34 33
PP_PA
IN
1 C4485 1 C4488
4.7UF 0.1UF
20% 20%
6.3V 4V
2 X5R-CERM1 2 X5R
402 01005
L4440
C 54 38 36 35 34 33 25 24 =PPBATT_VCC_BB
240OHM-350MA
1 2 PP_BATT_VCC_2G_PA
C
IN
0201
C4467 C4472
2.7PF 12PF
29
50_XCVR_2G_HB_TX 1 2 50_TX_G_HB_MCH 1 2 50_TX_G_HB_PAIN
IN 1 C4489 1 C4487
+/-0.1PF 5% 56PF 1.0UF
16V 1 16V 5% 20%
NP0-C0G CERM 16V 10V
01005-1 01005 2 NP0-C0G 2 X5R-CERM
01005 0201-1
L4436
2.7NH+/-0.1NH-200MA
01005
V2G 14
VBATT 7
2
U4410 L4437
SKY77355 3.2NH+/-0.1NH-0.45A-025OHM
C4484 1 LGA 1 2
L4435 HB_GSM_RF_IN HB_GSM_RF_OUT 11 50_TX_G_HB_PAOUT 50_TX_G_HB_ASM OUT 39
33PF CRITICAL
50_XCVR_2G_LB_TX 0.00 2 50_TX_G_LB_MCH 1 2 50_TX_G_LB_PAIN 3
0201
29 IN
1 LB_GSM_RF_IN LB_GSM_RF_OUT 8 CRITICAL 1
0%
1/32W 5% 36 35 34 33 28 IN
PA_R1 6 VMODE0
MF 16V
01005 NP0-C0G
4
L4438
CRITICAL 01005 28 IN
GSM_PA_LB_EN PA_ON2 3.6NH+/-0.1NH-400MA
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
THRM_PAD
GSM_PA_HB_EN 5 0201
1 C4471 28 IN PA_ON3
6.0PF NOSTUFF
+/-0.1PF
GND
GND
GND
GND
GND
16V
2 NP0-C0G
1 C4483 1 C4486 2
B 01005
NOSTUFF 5%
100PF
16V
5%
100PF
16V B
2
9
10
12
13
15
16
17
18
19
20
21
22
23
2 NP0-C0G 2 NP0-C0G
01005 01005
R4437
50_TX_G_LB_PAOUT 1
0.00 2 50_TX_G_LB_ASM OUT 39
1%
1/20W 1
MF
0201
L4439
3.6NH+/-0.1NH-400MA
0201
NOSTUFF
2
A A
PAGE TITLE
CELL: 2G PA
DRAWING NUMBER SIZE
PA DC/DC CONVERTER
D D
54 37 36 35 34 33 25 24 IN
=PPBATT_VCC_BB
A3
B3
D1
PVIN VDD
U4500 L4500
PLACE NEAR U1.H3 PLACE NEAR U11.D2 LM3258 1.5UH-2.0A-0.137OHM
DCDC_EN C2 EN BGA
DCDC_OUT PP_PA
28 IN SW A2 1 2
OUT 33 34 35 36 37
R4500 R4534 CRITICAL
C3 BP SW B2 PIFE20161T-SM
1.00K BB_PDM_FILT 1.00K CRITICAL CRITICAL
28 IN BB_PDM 1 2 1 2
1 CRITICAL
DCDC_MODE D3 MODE FB D4 C4507
1%
1/32W
1%
1/32W
28 IN 10UF
1 C4508
MF
1 C4500 MF DCDC_ADJ ACB A4 20%
6.3V
3300PF
01005 1000PF 01005 D2 VCON 2 CERM-X5R 10%
ACB B4 6.3V
C1 SGND
C4 BGND
10% 0402 2 X5R
6.3V
2 X5R-CERM
1 C4545 01005
01005 1000PF PGND
10%
6.3V
A1
B1
2 X5R-CERM
01005
B B
A A
PAGE TITLE
PRIMARY ASM
D D
40 39 33 32 25 14 IN
PP_LDO14_2V65
1 C4669
100PF
1 = PARTIAL B40 5%
6.3V
2 CERM
01005
0 = FULL B40
5
VDD
C4640 SW4601
1.8NH+/-0.1NH-600MA CXA4403GC
1 2
50_TXRX_B38_B40_SPDT 6 RF1 XFLGA RF2 4 50_FULL_B40_SPDT BI 31
0201
CRITICAL
1 VC RF3 2 50_B38_B40_SPDT 31
B40_FILT_SELECT BI
28 IN
C 1 L4642 1 C4668
GND
C
3
0.3PF
+/-0.1PF 100PF
25V 5%
2 C0G-CERM
201 2 6.3V
CERM
01005
40 39 33 32 25 14 IN
PP_LDO14_2V65
1 C4622 1 C4641
100PF 0.1UF
5% 20%
6.3V 4V
2 CERM 2 X5R
01005 01005
R4605
0
VDD 26
1 2 50_PRI_ANT_COAX BI 42
5%
1/20W
MF 1
201
U4617
LGA L4613
4 2 56NH-100MA-3.9OHM
RF1495
34 BI 50_B3_ANT TRX1 ANT1 50_ASM_ANT
0201
34 50_B2_ANT 5 TRX2 ANT2 20 50_ANT2_TERM
BI
33 50_B34_B39_RX_ASM 6 TRX3
BI
HBTX 10 50_TX_G_HB_ASM 2
35 50_B20_ANT 7 TRX4
IN 37
BI 12 50_TX_G_LB_ASM
8 LBTX IN 37
35 BI 50_B7_ANT TRX5 CRITICAL
36 50_B5_ANT 14 TRX6 RF1 3 50_TXRX_B38_B40_ASM
BI
36 50_B8_ANT 15 TRX7 RF2 19 50_RF2_TERM
BI
33 50_DCS_RX_ASM 16 TRX8
BI
VC1 21 ANT_SEL_0
17 28 33 40
B 33
33
BI
BI
50_B1_ANT
50_B34_B39_TX_ASM 18
TRX9
TRX10
VC2 22
23
ANT_SEL_1
IN
IN 24 28 33 40 B
VC3 ANT_SEL_2 IN 24 28 40
VC4 24 ANT_SEL_3 28 40
IN
25
THRM
VC5 ANT_SEL_4 28
GND
GND
GND
GND
IN
PAD
1
9
11
13
27
1 1
R4607 R4608 1 C4639
1 C4663 1 C4664 1 C4665 1 C4666
49.9 49.9 100PF 100PF 100PF 100PF 100PF
1% 1% 5% 5% 5% 5% 5%
1/20W 1/20W 6.3V 6.3V 6.3V 6.3V 6.3V
MF MF 2 CERM 2 CERM 2 CERM 2 CERM 2 CERM
2 201 2 201 01005 01005 01005 01005 01005
A A
PAGE TITLE
RX DIVERSITY
D D
CRITICAL PP_LDO14_2V65
39 33 32 25 14 IN
C4794
R4701 27PF
0 50_DRX_ASM_MCH 1 2 1 1 C4739
41 IN 50_DRX_ANT 1 2 C4798
5% 0.01UF 56PF
5% 10% 5%
1/20W 16V
MF 6.3V 6.3V
2 X5R 2 NP0-C0G
201 1 NP0-C0G 01005
0201 01005
NOSTUFF
L4743
3.0NH+/-0.1NH-0.45A
0201
7
2 VDD
U4714
HFQSWBUUA-239
LGA
50_DIVERSITY_SWITCH_MATCH 1 ANTENNA CRITICAL BAND 5+18 OUT 25 100_XCVR_B5_B18_DRX_P 29
OUT
BAND 5+18 OUT 26 100_XCVR_B5_B18_DRX_N 29
39 33 28
ANT_SEL_0 6 VC1
OUT
IN
39 33 28 24
ANT_SEL_1 5 VC2 BAND 8,20 OUT 23 100_XCVR_B8_B20_DRX_P 29
IN OUT
39 28 24
ANT_SEL_2 4 VC3 BAND 8,20 OUT 24 100_XCVR_B8_B20_DRX_N 29
IN OUT
ANT_SEL_3 3
C 39 28 IN
1 1 1 1 100_XCVR_GPS_RX_MATCH_N 17
VC4
GPS OUT
BAND 7,38,40 OUT 19
BAND 7,38,40 OUT 20
100_XCVR_B7_B38_B40_DRX_P
100_XCVR_B7_B38_B40_DRX_N
OUT 29 C
C4710 C4736 C4737 C4738 OUT 29
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
GND
C4755 THRM
PAD
5.6NH-3%-140MA 1
R4739
2
8
10
13
15
16
27
28
29
30
31
32
34
35
36
37
38
29
100_XCVR_GPS_RX_N 1 2 49.9
OUT
01005 1%
1/20W
1 MF
2 201
L4742
4.7NH-3%-160MA
01005
C4756
5.6NH-3%-140MA 2
29
100_XCVR_GPS_RX_P 1 2
OUT
01005
C4797
56PF
41 50_GPS_LNA_OUT 1 2
IN
5%
1 16V
NP0-C0G
NOSTUFF L4746
B L4740
01005
1
0 2
50_B38_DRX_MOD_IN B
10NH-3%-140MA 5%
01005 1/20W
1 MF
201
2
C4799
6.8NH-3%-0.3A
0201
CRITICAL
2
U4722
885035
R4711 BAW-DUAL-RX-B38-B40
5.6PF LGA
50_B38_B40_DRX_AUX2_OUT 1 2 50_B38_B40_DRX_FILT_IN 8 B38_ANT B38_RX 1 50_B38_DRX_FILT_OUT L4747
7 B40_ANT 0 50_B40_DRX_MOD_IN
+/-0.1PF
25V B40_RX 4 50_B40_DRX_FILT_OUT 1 2
1 NP0-C0G 5%
0201 1/20W
MF
GND 201
C4708 1
2
3
5
6
9
10
2.3NH+/-0.1NH-0.50A-0.2OHM
0201
1 L4701
5.6NH-3%-0.35A
2 0201
L4765 CRITICAL
3.0NH+/-0.1NH-0.45A
0201 2
NOSTUFF
A 2
A
PAGE TITLE
CELL: RX DIVERSITY
DRAWING NUMBER SIZE
GPS
CONFIDENTIAL AND PROPRIETARY APPLE SYSTEM DESIGN. FOR REFERENCE PURPOSES ONLY - NOT A CHANGE REQUEST.
D D
CELL
FL4802
150OHM-25%-200MA-0.7DCR
PP_GPS_LNA_2V5 1 2 PP_LDO5_GPS_LNA_2V5 25
IN
01005
CELL CRITICAL
1 C4809
0.1UF
20%
2 6.3V
X5R-CERM
787MHZ TRAP 2400MHZ TRAP 01005
CRITICAL
CELL
CELL
L4806
CELL L4804 4.7NH-3%-0.35A
2
8.2NH+/-3%-0.25A-0.7OHM CRITICAL VCC
FL4801 1 2
1 2 CELL CELL
SASLE1G58AB0F57
0201
0201 C4807 U4801
LGA
CRITICAL
CRITICAL 2.0NH+/-0.1NH-0.6A BGA824N6
CELL 50_GPS_LNA_IN TSNP6
GPS/GNSS 1 50_GPS_FILT1 CELL 50_GPS_FILT2 CELL 50_GPS_FILT4 1 2 5 AI CRITICAL A0 3 50_GPS_LNA_OUT
L4801 OUT 40
4
201
1 +/-0.1PF +/-0.05PF
2
4
5
7
8
9
CRITICAL 25V 16V
1 C0G CERM
L4802
0201
CRITICAL
1 01005
CRITICAL
1 L4807
1.3PF
27NH-3%-0.140A-2.3OHM L4803 +/-0.1PF
0201
10NH-3%-250MA L4805 25V
2 C0G-CERM
NOSTUFF 0201 15NH+/-3%-0.25A-0.7OHM 201
0201 NOSTUFF
2 NOSTUFF CELL
CRITICAL
2
2
50_GPS_FILT3
1 C4804
1.8PF
+/-0.1PF
2 16V
NP0-C0G
01005-1
900MHZ TRAP
CELL
CRITICAL
50_DRX_ANT OUT 40
B B
CELL
GPS_DRX_ANT J4802
MM8930-2600B
CELL F-RT-SM
J4800
MM5829-2700 CELL
F-ST-SM R4801
0
1 50_GPS_ANT_COAX 1 2 50_GPS_ANT_TEST 2 1 50_GPS_DIV_SW_CONN 41
R C
5%
1/20W
2
3
4
MF GND
201
1 C4801 CRITICAL 1 C4802
0.2PF 0.2PF
6
5
4
3
+/-0.1PF +/-0.1PF
25V 25V
2 COG-CERM 2 COG-CERM
201 201
NOSTUFF NOSTUFF
A SYNC_MASTER=RADIO_MLB_87 SYNC_DATE=10/29/2013 A
PAGE TITLE
CELL: GPS
DRAWING NUMBER SIZE
ANTENNA FEEDS
D D
C C
1 50_PRI_ANT_COAX BI 39
2
3
4
B B
A SYNC_MASTER=RADIO_MLB_87 SYNC_DATE=10/29/2013 A
PAGE TITLE
NOSTUFF
J5700
MLB-X200
HB-SM L5700
52 43 16 SPKR_R_CONN_N 1 FERR-70-OHM-4A
D 52 43 16 SPKR_R_CONN_P 3
2
4
SPKR_R_CONN_N 16
SPKR_R_CONN_P 16
43 52
43 52
43
PPVBUS_E75_USB_CONN 1
0603
2 =PPVBUS_USB_EMI 54 D
5
6 PPOUT_E75_ACC_ID2_CONN 43 52
43 CONN_DET_L 7 2 1 C5700 1 C5701 1
R5700 1 C5702 1 C5703
9
8 DZ5700 27PF 0.01UF 100K 27PF 6.8PF
10 E75_DPAIR2_CONN_P 43 52 27V-100PF 1% 10% 1% 1% +/-0.25PF
52 43 E75_DPAIR2_CONN_N 11 0402 25V
2 NP0-C0G 2 25V 1/20W 25V
2 NP0-C0G 25V
2 CERM
12 X7R
201 402 MF 201 201
13 2 201
14 PPVBUS_E75_USB_CONN 43 1
43 PPVBUS_E75_USB_CONN 15
16
17
18
19
20
21
22 PPOUT_E75_ACC_ID1_CONN 43 52
23
24
52 43 E75_DPAIR1_CONN_N 25
26 E75_DPAIR1_CONN_P 43 52
27
28
52 43 16 SPKR_L_CONN_N 29
30 SPKR_L_CONN_N 16 43 52
52 43 16 SPKR_L_CONN_P 31
32 SPKR_L_CONN_P 16 43 52
NOTE: SPKR_L_CONN_N AND SPKR_L_CONN_P WERE SWAPPED ON 5/22/12 PER RADAR #11526818
L5703
C E75_DPAIR1_CONN_P
90-OHM-50MA
TCM0605-1
SYM_VER-1
E75_DPAIR1_P
C
52 43
1 4 11
E75_DPAIR1_CONN_N 2 3
E75_DPAIR1_N
52 43 11
2
CRITICAL 2
CRITICAL
D5700 D5702
ESD0P2RF-02LS ESD0P2RF-02LS
TSSLP-2-1 TSSLP-2-1
=PPVCC_MAIN_DOCK 1 1
54
NOSTUFF
NOSTUFF
1
R5790
R5705 1
0.00 2 PMU_E75_ACC_DET_L
OUT 48
100K
1% 0%
1/32W 1/32W
MF MF
01005 1
2 01005 R5791
R5706 0.00
CONN_DET_L 1
10K 2
0%
43 1/32W
MF
C CRITICAL 1%
2 01005
1/32W K CRITICAL
DZ5702 1 C5704 MF
01005 DZ5710
14.2V-6PF 6.8PF
+/-0.25PF
25V
SM-201 L5704
0201-1 2 CERM DSF01S30SC 90-OHM-50MA
A 201 A TCM0605-1
SYM_VER-1
E75_DPAIR2_CONN_P 1 4
E75_DPAIR2_P
TS_CON_DET_L 52 43 11
OUT 11
B 52 43
E75_DPAIR2_CONN_N 2 3
E75_DPAIR2_N
11
B
2
CRITICAL 2
CRITICAL
D5701 D5703
ESD0P2RF-02LS ESD0P2RF-02LS
L5701 TSSLP-2-1 TSSLP-2-1
FERR-22-OHM-1A-0.055OHM
1 1
52 43
PPOUT_E75_ACC_ID1_CONN 1 2 PPOUT_E75_ACC_ID1 11
C CRITICAL 0201
DZ5703 1 C5705 0.055 OHM DCR
14.2V-6PF 8.2PF
+/-0.5PF
16V
0201-1 2 NP0-C0G-CERM
A 01005
L5702
FERR-22-OHM-1A-0.055OHM
52 43
PPOUT_E75_ACC_ID2_CONN 1 2 PPOUT_E75_ACC_ID2 11
C CRITICAL 0201
DZ5704 1 C5707 0.055 OHM DCR
8.2PF
A 14.2V-6PF
0201-1
+/-0.5PF
16V
2 NP0-C0G-CERM SYNC_MASTER=N/A SYNC_DATE=04/18/2011 A
A 01005 PAGE TITLE
XW5891
SHORT-10L-0.25MM-SM
52 48 PMU_GPIO_BT_REG_ON 1 2 PMU_GPIO_BT_REG_ON_R 44
D
IN
D
XW5892
SHORT-10L-0.25MM-SM
52 48 IN PMU_GPIO_CLK_32K_WLAN 1 2 PMU_GPIO_CLK_32K_WLAN_R 44
XW5893 54 =PPVCC_MAIN_WLAN
SHORT-10L-0.25MM-SM
=PP3V3_S2R_WIFI_PA 54
28 24 OUT UART_WLAN2BB_LTE_COEX 1 2 UART_WLAN2BB_LTE_COEX_R 44
1 C5880 1 C5881 1 C5882
10UF 10UF 10UF 1 C5800 1 C5801
20% 20% 20%
XW5894 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R
4.7UF 4.7UF
SHORT-10L-0.25MM-SM 20% 20%
0402-2 0402-2 0402-2 6.3V 6.3V
28 24 UART_BB2WLAN_LTE_COEX 1 2 UART_BB2WLAN_LTE_COEX_R 44
2 X5R-CERM1 2 X5R-CERM1
IN
402 402
XW5895
VBAT 16
VBAT 17
RF_VCC_FEM 70
RF_VCC_FEM 71
SHORT-10L-0.25MM-SM =PP1V8_S2R_VDDIO_WLAN_BT 44 54
53 5 OUT UART2_WLAN2SOC_TX 1 2 UART2_WLAN2SOC_TX_R 44
BT_GPIO5/LTE_COEX_UART_TX 51 UART_WLAN2BB_LTE_COEX_R 44
PMU_GPIO_CLK_32K_WLAN_R 33
XW5896 1 NOSTUFF 44 CLK_32K
BT_GPIO4/LTE_COEX_UART_RX 50 UART_BB2WLAN_LTE_COEX_R
SHORT-10L-0.25MM-SM R5805 44
C BT_UART_CTS* 39 UART1_SOC2BT_RTS_L
IN 5 C
13 HSIC_DATA BT_PCM_CLK 41 I2S4_SOC2BT_BCLK
14 42 I2S4_SOC2BT_LRCK
IN 10
R5804
HSIC_STROBE BT_PCM_SYNC IN 10 0.00 2
43 I2S4_BT2SOC_DATA
1 WLAN_TX_BLANK IN 28 52
7 BT_PCM_OUT OUT 10
CRITICAL SDIO_CLK 0%
NC BT_PCM_IN 44 I2S4_SOC2BT_DATA
IN 10 1/32W
CRITICAL
CRITICAL U5811 NC
6 SDIO_CMD
8 SDIO_DATA0 22 PMU_GPIO_WLAN_HOST_WAKE
MF
01005
R5830
1%
BAW-2436MHZ CRITICAL NC GPIO0/WL_HOST_WAKE OUT 48 53
NC GPIO11/HSIC_RESUME HSIC1_WLAN2SOC_REMOTE_WAKE 5 53 MF
L5811 L5810 GPIO15/WLAN_UART_TX 52 UART2_WLAN2SOC_TX_R
OUT 01005
10NH-3%-250MA 8.2NH+/-3%-0.25A-0.7OHM 67 RF_A_0
44
0201 0201 GPIO14/WLAN_UART_RX 53 UART2_SOC2WLAN_TX_R 44
79 RF_A_1
GPIO6 30 =PP1V8_S2R_VDDIO_WLAN_BT 44 54
NC
2 2 62 RF_G_0 GPIO7 29 WLAN_GPIO7
74 31 1
RF_G_1 GPIO8 NC R5803
10K
CRITICAL VIO 35 =PP1V8_S2R_VDDIO_WLAN_BT 44 54
5%
1/32W
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
GND_SIGNAL
CRITICAL
J5810 MF
MM4829-2702 CRITICAL C5814 DUMMY 57 NC 2 01005
F-ST-SM R5810 1.0NH+/-0.1NH-0.75A
0.00 2 1 2
1 RF_0_ANT 1 RF_0_ANT_MATCH_T RF_A_0_DIPLEXER RF_A_0_MATCH
B 1
NOSTUFF
C5817
1%
1/20W 1
NOSTUFF
C5816 1
NOSTUFF
C5815
0201
1
CRITICAL
C5813
B
2
3
4
MF
0.2PF 0.2PF 0.2PF 0.2PF
5
12
15
18
21
32
34
40
45
54
58
59
60
61
63
64
65
66
68
69
72
73
75
76
78
80
81
82
83
84
85
86
87
88
0201
+/-0.1PF +/-0.1PF +/-0.1PF +/-0.05PF
25V 25V 25V
2 COG-CERM 2 COG-CERM 2 COG-CERM 2 25V
COG-CERM
201 201 201 0201
CRITICAL
CRITICAL U5820
J5820 CRITICAL DPX205850DT-9038A1SJ
MM4829-2702 SM CRITICAL
F-ST-SM R5820
0.00 2 5 COM C5821
1 RF_1_ANT 1 RF_1_ANT_MATCH_T HI 1 1.1NH+/-0.1NH
NOSTUFF 1% NOSTUFF
1 C5827 1/20W 1 C5826 LO 3 RF_G_1_DIPLEXER 1 2 RF_G_1_MATCH_MOD
2
3
4
MF
0.2PF 0201 0.2PF NOSTUFF 0201 CRITICAL
+/-0.1PF +/-0.1PF GND
25V
2 COG-CERM
25V
2 COG-CERM
1 C5822 1 C5820
0.2PF 0.5PF
6
4
2
201 201
+/-0.1PF +/-0.05PF
25V
2 COG-CERM 2 25V
CERM
201 201
A SYNC_MASTER=WIFI_DEV SYNC_DATE=05/20/2013 A
PAGE TITLE
CRITICAL
C5824 WIFI/BT: MODULE
1.0NH+/-0.1NH-0.75A DRAWING NUMBER SIZE
D D
XW7520
SM
46 BATT_SNS 1 2
NET_SPACING_TYPE=ANLG
MIN_LINE_WIDTH=0.25 MM
MIN_NECK_WIDTH=0.20 MM
54 45 =PPBATT_POS_CONN
TP7500
1 P/N 516S0906
A CRITICAL
TP-P55
NOSTUFF J7500
FL7500 CPB2304-0101F
240-OHM-0.2A-0.8-OHM 13 F-ST-SM
UART5_BATT_RTXD 1 2 9 10
C 48 5 BI
0201-2
45 BATT_SWI_CONN
C
2 1 =PPBATT_POS_CONN 45 54
4 3 BATT_SWI_CONN 45
52 48 45 BI BATT_NTC C7522 1 C7523 1 C7524 1 C7525 1 C7526 1 6 5 BATT_NTC 45 48 52
NET_SPACING_TYPE=ANLG
33PF 33PF 1000PF 27PF 4.7PF 8 7
5% 5% 10% 5% +/-0.1PF
16V 16V 16V 16V 16V
NP0-C0G 2 NP0-C0G 2 X7R-CERM 2 NP0-C0G 2 NP0-C0G 2
01005 01005 0201 01005 01005 11 12
14
TP7501
1
A
TP-P55
NOSTUFF
TP7503
1
PART NUMBER A
TP-P55
TABLE_ALT_ITEM
NOSTUFF
155S0644 155S0823 RADAR:8391945
FL7500,L1702,L1800,L1920,L2602,L2700,L2701,L2702,L2800,L2960,L2961,L2962,L2963,L38014_RF
B B
A SYNC_MASTER=N/A SYNC_DATE=N/A A
PAGE TITLE
D 0402 0402 0402 0402 0402 0402 0402 0402 0402 0402 0402 0402 0402 DIDT=TRUE SWITCH_NODE=TRUE L8102
1.0UH-3.51A-0.036OHM CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL D
BUCK0_LX2 1 2
1 C8105 1 C8106 1 C8107 1 C8108 1 C8109
MIN_LINE_WIDTH=0.60MM 15UF 15UF 15UF 15UF 15UF
MIN_NECK_WIDTH=0.20MM PILE25201D 20% 20% 20% 20% 20%
4V 4V 4V 4V 4V
NET_SPACING_TYPE=PWR CRITICAL 2 X5R 2 X5R 2 X5R 2 X5R 2 X5R
CRITICAL OMIT_TABLE MAX_NECK_LENGTH=0.5 MM
DIDT=TRUE SWITCH_NODE=TRUE L8103 0402 0402 0402 0402 0402
L8112 U8100
1.0UH-3.51A-0.036OHM
2.2UH-20%-5.5A-0.054OHM 1 2
D2089A0 BUCK0_LX3
54 52 49 48 47 46 PPVCC_MAIN 1 2 SW_CHGA MIN_LINE_WIDTH=0.60MM
MIN_NECK_WIDTH=0.20MM PILE25201D
NOSTUFF PIME061D-SM
MIN_LINE_WIDTH=0.6 MM FCBGA NET_SPACING_TYPE=PWR
CRITICAL CRITICAL
CRITICAL K MIN_NECK_WIDTH=0.20 MM
SYM 1 OF 4
R8170 1 2 3 DCR=54MOHM MAX
D8100 NET_SPACING_TYPE=PWR
G19 E1
MAX_NECK_LENGTH=0.5 MM
DIDT=TRUE SWITCH_NODE=TRUE XW8101
1 C8110 1 C8111
4.7K 2 SOD-123W
DIDT=TRUE
CHG_LX0 15UF 15UF
46 11 OVP_SW_EN_L 1 S SWITCH_NODE=TRUE
H19 BUCK0_LX0 E2 BUCK0_FB 1 2 20% 20%
CRITICAL PMEG4030ER CHG_LX1 MIN_LINE_WIDTH=0.25MM SM 4V
2 X5R 4V
2 X5R
5% 4 G J19 G1 MIN_NECK_WIDTH=0.20MM
1/20W A CHG_LX2 CRITICAL 0402 0402
MF Q8104 PLACE_NEAR=U8100.R17:2MM K19 G2
201 FDMC6683 CHG_LX3 BUCK0_LX1 L8104
R8172 J1 1.0UH-3.51A-0.036OHM
MLP3.3X3.3 0 R17
45 BATT_SNS 1 2 BATT_SNS_R VBAT BUCK0_LX2 J2
PLACE_NEAR=U8100.R17:10MM P17 BUCK1_LX0 1 2 PPVDD_GPU 52 54
D 5% IBAT_S MIN_LINE_WIDTH=0.60MM
1/20W NOSTUFF 1 PLACE_NEAR=U8100.R17:10MM L1 PILE25201D CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL
RDSON=0.0136@VGS=-2.5V 5 MF 1 C8149 R8173 MIN_NECK_WIDTH=0.20MM
USB/BAT
CHANNEL P-TYPE MIN_NECK_WIDTH=0.15MM PLACE_NEAR=U8100.F18:2MM PLACE_NEAR=U8100.L18:2MM VOLTAGE=6.0V 4V 4V 4V 4V
BUCK
NET_SPACING_TYPE=PWR CRITICAL CRITICAL NET_SPACING_TYPE=PWR 2 X5R 2 X5R 2 X5R 2 X5R
VCENTER MAX_NECK_LENGTH=0.5 MM
C RDS(ON) 27 MOHM @-4.5V
MAX_NECK_LENGTH=3 MM
VOLTAGE=6.0V
1 C8148
4.7UF
1 C8147
4.7UF LAYOUT NOTE: PLACE
J18
K18 BUCK2_LX0
U7
V7
DIDT=TRUE
BUCK1_FB
SWITCH_NODE=TRUE
1
XW8102
2
0402 0402 0402 0402
C
10% 10% L18
IMAX 6.9 A 35V
2 X5R-CERM
35V
2 X5R-CERM RIGHT AT THE PIN BUCK2_FB P7 MIN_LINE_WIDTH=0.25MM
MIN_NECK_WIDTH=0.20MM SM
0603 0603 L19 CRITICAL
VGS MAX +/- 25V A5
L8107 ADDITIONAL DISTRIBUTED
52 11 PPVBUS_PROT F16 BUCK3_LX0 B5 1.0UH-3.51A-0.036OHM 27UF (NO DERATING)
NOSTUFF CRITICAL MIN_LINE_WIDTH=0.20MM PLACE_NEAR=U8100.F16:10MM F17 BUCK3_FB E6 PPVDD_SOC
K
G16
R81161 CRITICAL
BZT52C10LP
NET_SPACING_TYPE=PWR
MAX_NECK_LENGTH=3 MM C8145 1 A7
MIN_LINE_WIDTH=0.60MM
MIN_NECK_WIDTH=0.20MM PILE25201D CRITICAL CRITICAL CRITICAL
470K Q8123 VOLTAGE=6.0V 2.2UF G17 NET_SPACING_TYPE=PWR 1 C8121 1 C8122 1 C8123
1% S LLP
10% BUCK4_LX0 B7 MAX_NECK_LENGTH=0.5 MM
1/20W FDMC6676BZ 25V H16
E7
DIDT=TRUE SWITCH_NODE=TRUE XW8103 15UF 15UF 15UF
NOTE: 10V ZENER
A
SWITCHED POWER
B4 VDD_BUCK3
VCC-MAIN
A9
DIDT=TRUE SWITCH_NODE=TRUE
XW8106 20% 20% 20%
54 46 =PPVCC_MAIN_CPU BUCK5_FB 1 2 4V
2 X5R
4V
2 X5R
4V
2 X5R
A8 B9 MIN_LINE_WIDTH=0.25MM SM
MIN_NECK_WIDTH=0.20MM 0402 0402 0402
CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL B8 VDD_BUCK4 BUCK4_SW1 C9 CRITICAL
1 C8175 1 C8176 1 C8177 1 C8178 1 C8179 1 C8180 1 C8181 C10 L8111 ADDITIONAL DISTRIBUTED
10UF 10UF 10UF 10UF 10UF 10UF 10UF U4 2.2UH-2.35A-0.073OHM
20% 20% 20% 20% 20% 20% 20%
V4 VDD_BUCK5 BUCK4_SW2 A10 32UF (NO DERATING)
2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R 2 6.3V
CERM-X5R BUCK6_LX0 1 2 PP3V3_S2R 52 54
0402 0402 0402 0402 0402 0402 0402 B1 VPUMP A11 MIN_LINE_WIDTH=0.60MM
MIN_NECK_WIDTH=0.20MM PILE25201D CRITICAL CRITICAL CRITICAL CRITICAL
NET_SPACING_TYPE=PWR 1 C81A0 1 C81A1 1 C81A2 1 C81A3
B2 MAX_NECK_LENGTH=0.5 MM
VDD_BUCK6 DIDT=TRUE SWITCH_NODE=TRUE XW8107 10UF 10UF 10UF 10UF
B3 20% 20% 20% 20%
BUCK6_FB 1 2 6.3V
2 CERM-X5R
6.3V
2 CERM-X5R
6.3V
2 CERM-X5R
6.3V
2 CERM-X5R
MIN_LINE_WIDTH=0.25MM
54 46 =PPVCC_MAIN_GPU T16 VCC_MAIN_S MIN_NECK_WIDTH=0.20MM SM 0402 0402 0402 0402
A 1
CRITICAL
C8187 1
CRITICAL
C8188
CRITICAL CRITICAL PMU_VPUMP
PP1V2_SW1
PP1V2_S2R_SW2
52 54
SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
1 C8193 1 C8194 MIN_LINE_WIDTH=0.30MM
52 54
PAGE TITLE
10UF 10UF
20%
6.3V
2 CERM-X5R
20%
6.3V
2 CERM-X5R
20%
10UF
6.3V
2 CERM-X5R
10UF
20%
6.3V
2 CERM-X5R
MIN_NECK_WIDTH=0.20MM
NET_SPACING_TYPE=PWR
MAX_NECK_LENGTH=3 MM 1 C8196 1 C8135 1 C8136 1 C8137 1 C81A8 1 C8138 1 C8139 1 C81A9
PMU: ANYA PAGE 1
0402 0402 VOLTAGE=4.6V DRAWING NUMBER SIZE
0402 0402 0.22UF 1.0UF 1UF 1.0UF 1.0UF 1.0UF 1UF 1.0UF
PPBATT_POS_RC 20%
6.3V
20%
6.3V
10%
6.3V
20%
6.3V
20%
6.3V
20%
6.3V
10%
6.3V
20%
6.3V Apple Inc. 051-0886 D
MIN_LINE_WIDTH=0.30MM 2 X5R 2 X5R 2 CERM 2 X5R 2 X5R 2 X5R 2 CERM 2 X5R REVISION
MIN_NECK_WIDTH=0.20MM 0201 0201-1 402 0201-1 0201-1 0201-1 402 0201-1 R
R8100 1 NET_SPACING_TYPE=PWR
MAX_NECK_LENGTH=3 MM
A.0.0
0.5 VOLTAGE=4.7V NOTICE OF PROPRIETARY PROPERTY: BRANCH
1% THE INFORMATION CONTAINED HEREIN IS THE
1/16W PROPRIETARY PROPERTY OF APPLE INC.
MF C8137 0201 OKAY IF GRAPE HAS EXT FET THE POSESSOR AGREES TO THE FOLLOWING: PAGE
402 2
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
81 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 46 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
OMIT_TABLE
16 47 52 54
D
402 402 54 52 49 48 47 46 PPVCC_MAIN U9 VDD_LDO5 VLDO3 U18 (50MA; 2.5-3.3V) PP3V0_S2R_SENSOR 47 52 54
U10 T19 (50MA; 2.5-3.3V) PP3V0_ALS
LDO INPUT
VDD_LDO6 VLDO4 47 52 54
54 52 46 PP1V2_S2R U14 VDD_LDO7 VLDO5 V9 (1000MA; 2.5-3.6V) PP3V0_UVLO 47 52 54
LDO
U15 VDD_LDO8 VLDO6 V10 (150MA; 2.5-3.6V) PP3V3_ACC 47 52 54
1 C8201 B15 VDD_LDO9 VLDO7 V14 (300MA; 1.7-3.0V) PP3V0_S2R_TRISTAR
1UF 47 52 54
10% B17 VDD_LDO10 VLDO8 V15 (300MA; 1.7-3.0V) NC_LDO8 54
6.3V
2 CERM U16 A15 (300MA; 1.2-3.0V)
402 54 52 49 48 47 46 PPVCC_MAIN VDD_LDO11 VLDO9 PP1V3_CAM 47 52 54
T17 VDD_LDO13 VLDO10 A17 (150MA; 0.6-1.3V) PP1V0_SOC 47 52 54 CRITICAL
CRITICAL CRITICAL V16 (300MA; 1.7-3.0V)
L8225 C18 VLDO11 PP2V6_CAM_AF 54
47 L8229 MIN_LINE_WIDTH=0.4 MM
D8228 WLED_LX_A WLED_LXA0
VLDO13 U17 (300MA; 1.7-3.0V) PP2V9_CAM
52
2.2UH-1.05A-0.195OHM MIN_NECK_WIDTH=0.2 MM
4.7UH-3.2A PMEG4010BEA
MIN_LINE_WIDTH=0.6 MM
MIN_NECK_WIDTH=0.20 MM
NET_SPACING_TYPE=PWR
DIDT=TRUE
SWITCH_NODE=TRUE
C19 WLED_LXA1
47 52 54 NET_SPACING_TYPE=PWR
LCD BACKLIGHT
52 LED_IO3_A_R G14 WLED3_A BOOST_LCM_LX B19 LCM_LX MAX_NECK_LENGTH=3 MM
VOLTAGE=6.0V
20% 1% A K MIN_LINE_WIDTH=0.4MM
LCM/GRAPE
6.3V
R8231 1/32W
LED_IO4_A_R H14 WLED4_A LCM_FB C15 MIN_NECK_WIDTH=0.2MM
CERM-X5R 2 MF
52
NET_SPACING_TYPE=PWR
0402 1.00 01005 J14 U11 SOD882
52 LED_IO5_A_R WLED5_A VDD_LCM 52 PP6V0_LCM_VBOOST MAX_NECK_LENGTH=3 MM
18 IN LED_IO_2_A 1 2
52 LED_IO6_A_R J16 WLED6_A VLCM1 V11 (100MA; 5.0-6.0V) PP5V25_GRAPE 54
1% CRITICAL CRITICAL
54 52 PPLED_OUT_A 1/32W
R8232 VLCM2 V12 (100MA; 5.0-6.0V) NO_TEST=TRUE NC_VLCM2 1 C8211 1 C8290
MF
NC_WLED_LXB0 E18 WLED_LXB0
CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL
LED_IO_3_A
01005
1
1.00
2 E19 LCM2_EN E8 NC_LCM2_EN 4.7UF 4.7UF
18 IN NC_WLED_LXB1 WLED_LXB1 20% 20%
1 C8250 1 C8251 1 C8252 1 C8253 1 C8254 1 C8259 1% E16 VLCM3 U12 (5MA; 5.0-6.0V) NO_TEST=TRUE NC_VLCM3
1 C8212 1 C8210 10V
2 X5R-CERM
10V
2 X5R-CERM
4.7UF 4.7UF 4.7UF 4.7UF 4.7UF 56PF 1/32W
NC_VOUT_WLED_B VOUT_WLED_B 10UF 2.2UF 0402 0402
10%
35V
10%
35V
10%
35V
10%
35V
10%
35V
2%
50V
R8235 MF
NC_WLED1_B K14 WLED1_B
20%
25V
20%
10V
2 X5R-CERM 2 X5R-CERM 2 X5R-CERM 2 X5R-CERM 2 X5R-CERM 2 NP0-C0G-CERM 1.00 01005 2 X5R-CERM 2 X5R-CERM
0603 0603 0603 0603 0603 0201 18 IN LED_IO_4_A 1 2
NC_WLED2_B L14 WLED2_B 0603 402
M14 XTAL1 V18 PMU_XTAL
XTAL
1%
NC_WLED3_B WLED3_B
R8239 XTAL2 V17
1/32W
MF M16 PMU_EXTAL
01005 1.00 NC_WLED4_B WLED4_B
LED_IO_5_A
C 18 IN
1
1%
2
NC_WLED5_B
NC_WLED6_B
N14
P14
WLED5_B
WLED6_B
C
R8240 1/32W
MF
1.00 01005
18 IN LED_IO_6_A 1 2
1% CRITICAL
1/32W
MF Y8200
01005 32.768K-20PPM-12.5PF
2 1
CRITICAL CRITICAL
C8215 1 2012-1 1 C8216
18PF 18PF
5% 5%
25V 25V
C0G-CERM 2 2 C0G-CERM
0201 0201
TABLE_ALT_HEAD
54 52 47 PP3V0_S2R_SENSOR
B CRITICAL
C8237 1
CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL CRITICAL B
2.2UF
C8235 1 C8234 1 C8233 1 C8232 1 C8231 1 C8230 1
54 52 47 PP1V3_CAM
54 52 47 PP1V0_SOC
54 52 47 PP2V6_CAM_AF
54 52 47 PP2V9_CAM
54 52 47 PP1V8_ALWAYS
1
R8303
I2C ADDRESS: 0111100X (0X78) 1 C8305 200K
0.1UF 1%
10% 1/20W
6.3V MF
OMIT_TABLE 2 CERM-X5R 2 201
0201
U8100
D D2089A0
FCBGA
D
SYM 3 OF 4 PLACE_NEAR=U8100.T11:3MM
PLACE_NEAR=U8100.M17:4MM
1 C8300 1 C8301 1 C8302 GPIO_BTN_HOME_L D5 BUTTON1 IREF T12 PMU_IREF
1 C8306 1 C8307 1 C8308
0.01UF 0.01UF 0.01UF
13 5 IN NET_SPACING_TYPE=ANLG 0.1UF 1UF 1.0UF
ANALOG
GPIO_BTN_ONOFF_L D6 V13 PMU_VREF 10% 10% 20%
32K REFRENCES
BUTTON2 VREF
INPUT
10% 10% 10% 17 5 IN
2 6.3V 2 6.3V 2 6.3V D7 M17
NET_SPACING_TYPE=ANLG
2 6.3V
CERM-X5R 2 10V
X5R
10V
2 X5R-CERM
X5R X5R X5R 17 5 IN GPIO_BTN_SRL_L BUTTON3 VDD_REF PMU_VDD_REF
NET_SPACING_TYPE=ANLG 0201 402-1 0201-1
01005 01005 01005 D8 T11
NC_ANYA_BUTTON4 BUTTON4 VDD_REF_A
43 IN PMU_E75_ACC_DET_L T7 ACC_DET VDD_RTC U13 PMU_VDD_RTC
NET_SPACING_TYPE=ANLG
ADC_REF T13 PMU_ADC_REF NET_SPACING_TYPE=ANLG
R8399 R12
DIGITAL
PMU_ACC_ID ACC_ID MIN_LINE_WIDTH=0.1MM
0.00 2
CLK
INPUT
P16 MIN_NECK_WIDTH=0.1MM
11 IN PMU_USB_BRICKID 1 52 PMU_USB_BRICKID_R BRICK_ID OUT_32K T14 NC_PMU_OUT_32K_CLK_GPS 1 C8310
1% ADC_IN7 N16 ADC_IN7 T6
1000PF
1/20W GPIO1 PMU_GPIO_CLK_32K_OSCAR 19 52
10%
MF R11 ADC_IN31 OUT 6.3V
2 X5R-CERM
0201 GPIO2 T5 PMU_GPIO_CLK_32K_WLAN 44 52
OUT 01005
T8 T4
WDOG
5 IN GPIO_SOC2PMU_KEEPACT KEEPACT GPIO3 PMU_GPIO_BT_REG_ON OUT 44 52
1
IN PMU_SHDWN (INTERNAL PULL-DOWN) T9 SHDN GPIO4 R3 PMU_GPIO_WLAN_REG_ON OUT 44 52
R8330
CRITICAL
PLACE_NEAR=U8100.R9:10MM
P3 1.00K2
1 C8327 (INTERNAL PULL-DOWN) R5 GPIO5 PMU_GPIO_PMU2BBPMU_RST_R_L 1 PMU_GPIO_PMU2BBPMU_RST_L OUT 24 26 52
R8327 PA_NTC_P 10 IN WDOG_SOC2PMU_RESET_IN RESET_IN1 N3 UART5_BATT_RTXD
100PF TS2PMU_RESET_IN R6 GPIO6 IN 5 45 5%
1/32W
10KOHM-1%-0.31MA 5% 11 IN RESET_IN2 M3
RESET
16V PA_NTC_N R7 GPIO7 PMU_GPIO_BT_HOST_WAKE IN 44 52 MF
0201 2 NP0-C0G 5 IN
SOCHOT1_L RESET_IN3 L3 01005
PLACE_NEAR=U4000.1:10MM 01005 R8 GPIO8 PMU_GPIO_WLAN_HOST_WAKE IN 44 53
PLACE_SIDE=TOP 2 52 24 11 10 8 4 OUT RESET_SOC_L RESET* K3
GPIO
(TEMP1 - NEAR BB) (PULLUP INSIDE SOC)T15 GPIO9 PMU_GPIO_BB2PMU_HOST_WAKE IN 24 28 52
5 GPIO_PMU2SOC_IRQ_L
OUT IRQ* J3
GPIO10 PMU_GPIO_CODEC_HS_INT_L IN 15 52
C 0201
PLACE_NEAR=U5800.30:10MM
PLACE_SIDE=TOP 2
01005
1
SM
2
NET_SPACING_TYPE=BOARD_TEMP R9
R10
TDEV1
TDEV2
GPIO17 C4 PMU_GPIO_BB_VBUS_DET OUT 24 27 52 C
NC AMUX_A0 E4 NC_PPVDD_CPU_SOC_SENSE
(TEMP3 - TOP SIDE NEAR WIFI) NET_SPACING_TYPE=BOARD_TEMP R13 TDEV3
PLACE_NEAR=U8100.R13:10MM AMUX_A1 F4 NC_PPVDD_GPU_SOC_SENSE
NET_SPACING_TYPE=BOARD_TEMP R14 TDEV4
TEMPERATURE
XW8321 AMUX_A2 G6 NC_PPVDD_SOC_SOC_SENSE
1 2 NET_SPACING_TYPE=BOARD_TEMP L4 TDEV5
ANALOG MUX
1 AMUX_A3 J6 NC_ADC_SMPS1_MSMC_1V05
PLACE_NEAR=U8100.R14:10MM SM NET_SPACING_TYPE=BOARD_TEMP M4 TDEV6
CRITICAL AMUX_AY G4 NC_AMUX_AY
1 C8322 52 BOARD_TEMP4_P NET_SPACING_TYPE=BOARD_TEMP N4 TDEV7
R8322 100PF PLACE_NEAR=U8100.R14:10MM
P4 AMUX_B0 K4 NC_PPVDD_CPU_RAIL_SENSE
10KOHM-1%-0.31MA
5% XW8322 NET_SPACING_TYPE=BOARD_TEMP
TDEV8 J4
16V BOARD_TEMP4_N 1 2 R16 AMUX_B1 NC_PPVDD_GPU_RAIL_SENSE
2 NP0-C0G 52 45 BATT_NTC NET_SPACING_TYPE=ANLG
TBAT
0201 IN K6 NC_PPVDD_SOC_RAIL_SENSE
01005 SM R15 AMUX_B2
PLACE_NEAR=UJ000.8:10MM
2
PMU_TCALNET_SPACING_TYPE=ANLG TCAL
PLACE_SIDE=TOP AMUX_B3 L6 NC_ADC_SMPS3_MSME_1V8
(TEMP4 - TOP SIDE NEAR SIM) PLACE_NEAR=U8100.L4:10MM
2 CRITICAL AMUX_BY H4 NC_AMUX_BY
XW8323 C8340 1 R8340
1 2 100PF 3.92K
5% 0.1%
SM 16V 0201
1 PLACE_NEAR=U8100.L4:10MM NP0-C0G 2 1/20W
MF
01005 1
CRITICAL 1 C8323 52 BOARD_TEMP5_P PLACE_NEAR=U8100.M4:10MM
R8323 100PF XW8324
5% RESISTOR FOR TEMP CALIBRATION
10KOHM-1%-0.31MA 16V
2 NP0-C0G
BOARD_TEMP5_N 1 2
0201 01005 SM
PLACE_NEAR=U1600.A1:10MM
PLACE_SIDE=TOP 2
PLACE_NEAR=U8100.N4:10MM
(TEMP5 - TOP SIDE NEAR NAND) XW8325
1 2
SM
1
PLACE_NEAR=U8100.M4:10MM PLACE_NEAR=U8100.P4:10MM
CRITICAL XW8326
R8324 1 C8324 52 BOARD_TEMP6_P 1 2
100PF BOARD_TEMP6_N SM
10KOHM-1%-0.31MA 5%
B 0201
PLACE_NEAR=J2800.1:10MM
16V
2 NP0-C0G
01005
B
PLACE_SIDE=TOP 2
(TEMP6 TOP SIDE NEAR REAR CAM)
1
PLACE_NEAR=U8100.N4:10MM
CRITICAL 52 BOARD_TEMP7_P
R8325 1 C8325
10KOHM-1%-0.31MA 100PF BOARD_TEMP7_N
5%
0201 16V
2 NP0-C0G
PLACE_NEAR=U0600.W19:10MM
PLACE_SIDE=BOTTOM 2 01005
(TEMP7 - BOTTOM SIDE NEAR SOC)
1
1 C8350 X5R
0201-1
0.1UF VDD
10%
16V
2 X5R-CERM U8350
0201 SLG5AP1443V
VCC_MAIN_PP3V3SW_RAMP 7
TDFN 3
CAP D
A 54 12 =PP1V8_NAND 2 ON S 5 PP3V3_SW 52 54
SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PAGE TITLE
1
R8352 1
CRITICAL
C8352
GND
1
CRITICAL
C8356
PMU: ANYA PAGE 3
8
100K 10UF DRAWING NUMBER SIZE
5% 4700PF
PART NUMBER ALTERNATE FOR BOM OPTION REF DES COMMENTS:
TABLE_ALT_HEAD
1/32W
MF
10%
10V
20%
10V
2 X5R-CERM Apple Inc. 051-0886 D
PART NUMBER 01005 2 X7R REVISION
2 201 0402-2 R
107S0150 107S0208
RDAR://PROBLEM/8380367
R8321,R8322,R8323,R8324,R8325,R8326
TABLE_ALT_ITEM
A.0.0
RDAR://PROBLEM/8380367
TABLE_ALT_ITEM NOTICE OF PROPRIETARY PROPERTY: BRANCH
118S0764 118S0717 R8340 THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
83 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 48 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
D D
OMIT_TABLE
U8100
D2089A0
FCBGA
SYM 4 OF 4
M1 H10
M2 VSS_BUCK01 H11
H12
T1
H13
T2 VSS_BUCK1_12
J7
H1 J8
H2 VSS_BUCK0_12 J9
J10
U6
J11
V6 VSS_BUCK25
J12
A6 J13
B6 VSS_BUCK34 K7
K8
D1
K9
D2 VSS_BUCK06
K10
D18 VSS_WLED K11
D19 K12
K13
B18 VSS_LCM
L7
A19 L8
C D15 L9 C
V19 L10
D4 L11
C5 L12
C6 L13
C7 M7
C8 M8 ADD A VIA PER PIN FOR ALL VSS_* AND VSSA_* PINS
D9 VSS M9
D10 M10
D11 M11
D12 M12
D13 M13
D14 N6
E17 N7
F7 N8
F8 N9
XW8410
THROTTLER F9
F10
F11
N10
N11
N12
SHORT-10L-0.1MM-SM
PPVCC_MAIN 1 2 VCC_MAIN_UVLO_SENSE VSS
54 52 48 47 46 F12 N13
F13 P8
G7 P9
G8 P10
R84511 G9 P11
4.7K
1% G10 P12
NOSTUFF 1/32W
1 MF G11 P13
B R8450
150K
1%
01005 2 =PP3V0_SPARE1 54
G12
G13
R4
T3
B
1/32W MAIN_UVLO_SENSE_R 1 C8400
MF H7 U3
01005 2 0.1UF
20% H8
R84101 6.3V
2 X5R-CERM R8445 H9
75K 01005 0.00 2
1% SOCHOT0_R_L 1 SOCHOT0_L 5 52
1/32W OUT
NOSTUFF MF 0%
01005 2 3 1/32W
R8420 U8400 MF
=PP3V0_UVLO 150K 2 A3 MAX9039BEBT+ 01005
54 1
UCSP D
VCC
01005
NOSTUFF B1 S DFN0806-VML0806-COMBO-N78
1 C8460 R8411 1
VEE
B3 1
100PF 50K R8435
5%
6.3V 1% A1 100K 1
2 CERM 1/32W 5%
01005 MF 1/32W
01005 2 UVLO_COMP_REF 49 MF
2 01005
R8425 R8430
1.00K2 255K 2
49 UVLO_COMP_REF 1 UVLO_COMP_POS 1
1% 1%
1/32W 1/32W
MF MF
01005 01005
A SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PAGE TITLE
D D
SWITCH TO GATE POWER TO SOC AND NAND. NEEDED FOR J72 ROUTING.
CRITICAL
U8550
TPS22924X
CSP
54 =PP1V8_S2R_EXT_SWITCH A2 A1 PP1V8_EXT_SW 52 54
B2 VIN VOUT B1
1 C8550
10UF PP1V8_SW1 C2 ON
20% 54 52 46
10V
2 X5R-CERM GND
0402-2
C1
1 C8555
0.01UF
10%
6.3V
2 X5R
01005
C C
B B
POWER: PP1V8_SW
DRAWING NUMBER SIZE
D D
DEBUG
=PP1V8_S2R_MISC TP9002
1
54 5
A
TP-P55
C C
SEP EEPROM
UNPROGRAMMED P/N: 335S0894
=PP1V8_EEPROM 54
1 C9000
0.22UF
A1
20%
CRITICAL 6.3V
2 X5R
VCC 0201
B U9000 B
CAT24C08C4A
WLCSP
5 SEP_I2C0_SCL B1 SCL SDA B2 SEP_I2C0_SDA 5
VSS
A2
A SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PAGE TITLE
D A
TP93981
TP-P5
PP3V0_SPARE1
SOCHOT0_L
47 54
A
TP93881
PMU_USB_BRICKID_R
TP-P5
PP1V0_SOC
48
A
TP93E7
SIMCRD_CLK_CONN
TP-P5
SIMCRD_IO_CONN
10 24 28 1
D
A TP-P5
5 49
A TP-P5
47 54
A TP-P5
10 24 28
TP93891 TP93G91 TP93E8
A PP1V2_S2R 46 47 54
A SOC_TESTMODE 4 10 A SIM_TRAY_DETECT 10 24 28
TP-P5 TP-P5 TP-P5
TP93901 TP93F31
A PP1V2_S2R_SW2 46 54
A PP_LDO6_RUIM_1V8 10 24 25 27
TP-P5 TP-P5
TP93911 TP93H11 TP93J2
A PP1V2_SW1 46 54
A SPI1_GRAPE_CS_L 5 13
A GPIO_SOC2BB_RADIO_ON_L 5 24 26
TP-P5 TP-P5 TP-P5
TP93121 TP93H21 TP93J3
A BOARD_TEMP3_P 48
A SPI1_GRAPE_MISO 5 13
A GPIO_SOC2BB_RST_L 5 24 26
TP-P5 TP-P5 TP-P5
TP93131 TP93931 TP93H31 TP93J4
A BOARD_TEMP4_P 48
A PP1V7_VA_VCP 16 47 54
A SPI1_GRAPE_MOSI 5 13 A PMU_GPIO_PMU2BBPMU_RST_L 24 26 48 STANDOFF: P/N 860-1683
TP-P5 TP-P5 TP-P5 TP-P5
TP93141 TP93H41 TP93811
A BOARD_TEMP5_P 48 A SPI1_GRAPE_SCLK_R 13 A PMU_GPIO_BB2PMU_HOST_WAKE 24 28 48 STD9302
TP-P5 TP-P5 TP-P5
TP93151 TP93951 TP93H51 TP93J5 STDOFF-3.3X2.2R1.35H-SM-1
A BOARD_TEMP6_P 48
A PP1V8_ALWAYS 47 54
A SPKR_L_CONN_N 16 43
A PS_HOLD_PMIC 24 26
TP-P5 TP-P5 TP-P5 TP-P5
TP93161 TP93H61 TP93271 1
A BOARD_TEMP7_P 48 A SPKR_L_CONN_P 16 43
A DEBUG_RST_L 24 27
TP-P5 TP-P5 TP-P5
TP93171 TP93H71 TP93061
A BOARD_TEMP8_P 48
A SPKR_R_CONN_N 16 43
A BB_JTAG_RTCLK 24 27
TP-P5 TP-P5 TP-P5
TP93181 TP93H81 TP93071
A CLK_32K_SOC2CUMULUS 5 13
A SPKR_R_CONN_P 16 43 A BB_JTAG_TCK 5 24 27
TP-P5 TP-P5 TP-P5
TP93081
A BB_JTAG_TDI 5 24 27
TP-P5
TP93201 TP93A01 TP93091
A CODEC_HP_DET_R 15
A PP1V8_EXT_SW 50 54 A BB_JTAG_TDO 5 24 27
PLATED THROUGH HOLES
TP-P5 TP-P5 TP-P5
TP93211 TP93A11 TP93I11 TP93101
A CODEC_HP_HS3 15
A PP1V8_GRAPE_FILT 13
A TP_JTAG_SOC_TDO 4
A BB_JTAG_TMS 5 24 27
DRILL SIZE: 1.1MM X 0.4MM
TP-P5 TP-P5 TP-P5 TP-P5
TP93221 TP93A21 TP93I21 TP93111
A CODEC_HP_HS3_REF 15 A PP1V8_GRAPE_SW 13 A TP_JTAG_WLAN_TCK 44
A BB_JTAG_TRST_L 5 24 27 PLATING SIZE: 1.4MM X 0.7MM
TP-P5 TP-P5 TP-P5 TP-P5
TP93231 TP93A31 TP93I31 TP93J6
A CODEC_HP_HS4 15
A PP1V8_PLL_SOC_F 4 A TP_JTAG_WLAN_TRST_L 44 A USB_BB_N 11 24 53
TP-P5 TP-P5 TP-P5 TP-P5
TP93241 TP93A41 TP93I41 TP93J7
A TP-P5
CODEC_HP_HS4_REF 15
A TP-P5
PP1V8_S2R 46 47 54
A TP-P5
UART0_SOC_RXD 5 11
A TP-P5
USB_BB_P 11 24 53 SL9300
TH-NSP
TP93251 TP93I51 TP93G61
A CODEC_HP_LEFT 15
A UART0_SOC_TXD 5 11
A RESET_SOC_L 4 8 10 11 24 48 1
TP-P5 TP-P5 TP-P5
TP93261 TP93A61 TP93I61 TP93J8
A CODEC_HP_RIGHT 15
A PP1V8_S2R_SW3_COMP 54
A UART3_BB2SOC_TX 5 11 24 28
A PMU_GPIO_BB_VBUS_DET 24 27 48 SL-1.1X0.4-1.4X0.7
TP-P5 TP-P5 TP-P5 TP-P5
TP93A71 TP93I71
A PP1V8_SW1 46 50 54 A UART3_SOC2BB_TX 5 11 24 28
TP-P5 TP-P5
TP93281 TP93A81 TP93I81
A DISPLAY_SYNC_R A PP1V8_SW2 A UART6_TS_ACC_RXD
C TP93291
A
TP-P5
TP-P5
DWI_AP_CLK
13
5 48
TP93A91
A
TP-P5
TP-P5
PP1V8_XTAL
46 54
8
TP93I91
A
TP-P5
TP-P5
UART6_TS_ACC_TXD
5 11
5 11
C
TP93301 TP93B01 TP93J01
A TP-P5
E75_DPAIR1_CONN_N 43
A TP-P5
PP2V6_CAM_AF 47 54
A TP-P5
USB_SOC_N 4 11 SL9303
TH-NSP
TP93311 TP93J11
A E75_DPAIR1_CONN_P 43 A USB_SOC_P 4 11 1
TP-P5 TP-P5
TP93321
A E75_DPAIR2_CONN_N 43 SL-1.1X0.4-1.4X0.7
TP-P5
TP93331
A TP-P5
E75_DPAIR2_CONN_P 43 SL9304
TH-NSP
TP93341 TP93J91
A FMI0_CE0_L 6 12
A PP3V0_ALS 47 54 1
TP-P5 TP-P5
TP93351 TP93JA1
A FMI1_CE0_L 6 12 A PP2V9_CAM 47 54 SL-1.1X0.4-1.4X0.7
TP-P5 TP-P5
TP93361 TP93JB1
A TP-P5
GND A TP-P5
PP1V3_CAM 47 54 SL9305
TH-NSP
TP93371 TP93JC1
A GND_AUDIO_CODEC 15 A PMU_GPIO_WLAN_REG_ON 44 48 1
TP-P5 TP-P5
TP93381 TP93B81
A GPIO_BTN_HOME_FILT_L 13
A PP3V0_S2R_HALL_FILT 13 SL-1.1X0.4-1.4X0.7
TP-P5 TP-P5
TP93391
A GPIO_BTN_ONOFF_L_FILT 17
TP-P5
TP93401 TP93C01
A GPIO_BTN_SRL_L_FILT 17
A PP3V0_S2R_SENSOR 47 54
TP-P5 TP-P5
TP93411 TP93C11
A GPIO_BTN_VOL_DOWN_L_FILT 17
A PP3V0_S2R_TRISTAR 47 54
TP-P5 TP-P5
TP93421
A GPIO_BTN_VOL_UP_L_FILT 17
TP-P5
TP93431
A GPIO_FORCE_DFU 5
TP93C31
A PP3V3_ACC 47 54
MH9300
TP-P5 TP-P5 3P25R2P5
TP93441 TP93C41
A GPIO_GRAPE_IRQ_L 5 13 A PP3V3_S2R 46 54 1
TP-P5 TP-P5
TP93451 TP93C51
A GPIO_GRAPE_RST_L 5 13 A PP3V3_SW 48 54
TP-P5 TP-P5
TP93461 TP93C61
A GPIO_SOC2BB_WAKE_MODEM 5 28 A PP5V25_GRAPE_FILT 13
TP-P5 TP-P5
TP93471
A GPIO_SPKAMP_KEEPALIVE 5 16
TP-P5
TP93481 TP93C81
A I2C0_SCL_1V8 5 11 48 A PP6V0_LCM_VBOOST 47
TP-P5 TP-P5
TP93491 TP93C91
A I2C0_SDA_1V8 5 11 48 A PPBATT_VCC 46 54
B TP93501
A
TP-P5
TP-P5
I2C2_SCL_1V8 5 16
TP93D01
A
TP-P5
TP-P5
PPLED_BACK_REG_A 18
B
TP93511 TP93D11
A I2C2_SDA_1V8 5 16 A PPOUT_E75_ACC_ID1_CONN 43
TP-P5 TP-P5
TP93521 TP93D21
A ISP0_CAM_REAR_CLK 7 23 A PPOUT_E75_ACC_ID2_CONN 43
TP-P5 TP-P5
TP93531 TP93D31 860-1688
A ISP0_CAM_REAR_SCL 7 23
A PPVBUS_PROT 11 46
TP-P5 TP-P5
TP93541
A ISP0_CAM_REAR_SDA 7 23
TP93D41
A PPVBUS_USB_DCIN 46 54
MH9302
TP93551
TP-P5
TP93D51
TP-P5 WASHER-BTN-MLB-X221
A ISP0_CAM_REAR_SHUTDOWN_L 7 23 A PPVCC_MAIN 46 47 48 49 54 TH
TP-P5 TP-P5
TP93561 TP93D61 1
A ISP1_CAM_FRONT_CLK 7 20
A PPVCC_MAIN_LCD_SW_CONN 18
TP-P5 TP-P5
TP93571 TP93D71
A ISP1_CAM_FRONT_SCL 7 20
A PPVDD_CPU 46 54
TP-P5 TP-P5
TP93581 TP93D81
A ISP1_CAM_FRONT_SDA 7 20
A PPVDD_GPU 46 54
TP-P5 TP-P5
TP93591 TP93D91
A ISP1_CAM_FRONT_SHUTDOWN_L 7 20 A PPVDD_SOC 46 54
TP93601
TP-P5
TP93E01
TP-P5 NEAR BUTTON FLEX CONN
A JTAG_SOC_SEL 4 10
A PPVDD_SRAM 46 54
TP-P5 TP-P5
TP93611
A JTAG_SOC_TCK 4 11
TP-P5
TP93621
A JTAG_SOC_TDI 4
TP-P5
TP93631
A JTAG_SOC_TMS 4 11
TP-P5
TP93641
A JTAG_SOC_TRST_L 4 10
TP-P5
TP93651
A JTAG_WLAN_SEL 44
TP-P5
TP93661
A OSCAR2RADIO_CONTEXT_A 19 28 44
TP-P5
TP93671
A OSCAR2RADIO_CONTEXT_B 19 28 44
TP-P5
TP93681
A WLAN_TX_BLANK 28 44
TP-P5
TP93691
A LAT_SW1_CTL 14 24 28
TP-P5
TP93701
A A
TP93711
TP-P5
LAT_SW2_CTL 14 28
SYNC_MASTER=J85 MLB_C SYNC_DATE=12/03/12 A
A TP-P5 PAGE TITLE
TP93721
A
TP93731
TP-P5
LED_IO1_A_R 47
TEST: TP/HOLES/FIDUCIALS
A LED_IO2_A_R 47 DRAWING NUMBER SIZE
TP-P5
TP93741
A LED_IO3_A_R 47
Apple Inc. 051-0886 D
TP-P5
TP93751 REVISION
A LED_IO4_A_R 47 R
TP93761
TP-P5 A.0.0
A LED_IO5_A_R 47
NOTICE OF PROPRIETARY PROPERTY: BRANCH
TP-P5
TP93771
A LED_IO6_A_R 47 THE INFORMATION CONTAINED HEREIN IS THE
TP-P5 PROPRIETARY PROPERTY OF APPLE INC.
TP93781 THE POSESSOR AGREES TO THE FOLLOWING: PAGE
A MIKEY_TS_N 11 15
TP93791
TP-P5
MIKEY_TS_P
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
93 OF 121
A TP-P5
11 15
SHEET
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART
IV ALL RIGHTS RESERVED 52 OF 54
8 7 6 5 4 3 2 1
8 7 6 5 4 3 2 1
EE CHARACTERIZATION TP
PP9450 PP
1 PPVDD_SOC_SOC_SENSE PLACE_NEAR=U0652.V31:1MM 9
P4MM SM
NAND PP9451 PP
1 PPVDD_CPU_SOC_SENSE PLACE_NEAR=U0652.AN30:1MM 9
P4MM SM
PLACE_SIDE=BOTTOM
PP9401
P4MM SM
PP
1 FMI0_DQS PLACE_NEAR=U0652.D34:2MM 6 12 53
PLACE_SIDE=BOTTOM
PP9402
P4MM SM
PP
1 FMI0_AD<3> PLACE_NEAR=U0652.C34:2MM 6 12
D P4MM SM
PP 6 12 53
D
PP9410SM
PP
1 TP_TCKC_U1400 12
P4MM
PP9411
P4MM SM
PP
1 TP_TMSC_U1400 12
PP9412
P4MM SM
PP
1 TP_U1400_RB0 12
PP9413
P4MM SM
PP
1 TP_U1400_RB1 12
DWI WIFI
PP9480
P4MM SM
PP HSIC1_WLAN2SOC_DEVICE_RDY 5 44
PLACE_SIDE=BOTTOM
PP9405
P4MM SM
PP
1 DWI_AP_DO PLACE_NEAR=U8100:2MM 5 48 PP9481
P4MM SM
PP HSIC1_WLAN2SOC_REMOTE_WAKE 5 44
PP9482
P4MM SM
PP PMU_GPIO_WLAN_HOST_WAKE 44 48
AUDIO PP9483SM
PP HSIC1_SOC2WLAN_HOST_RDY 5 44
P4MM
PP9406
P4MM SM
PP
1 I2S0_CODEC_ASP_MCK PLACE_NEAR=U1900:2MM 5 15
GPIO_BT_WAKE FUNC_TEST=TRUE 5 44
I76
PP9417
P4MM SM
PP
1 I2S2_CODEC_XSP_DOUT PLACE_NEAR=U1900:2MM 5 15
PP9462SM
PP
1 HSIC1_WLAN_DATA PLACE_NEAR=U5800.13:3MM 4 44 53
P4MM
C PP9463
P4MM SM
PP
1 HSIC1_WLAN_STB PLACE_NEAR=U5800.14:3MM
4 44 C
PP9419
P4MM SM
PP
1 I2S1_SPKAMP_MCK PLACE_NEAR=U2040:2MM 5 16
PP9420
P4MM SM
PP
1 I2S1_SPKAMP_BCLK PLACE_NEAR=U2040:2MM 5 16 PP9468
P4MM SM
PP
1 UART1_BT2SOC_TX PLACE_NEAR=U0652:3MM 5 44
PP9421SM
PP
1 I2S1_SPKAMP_LRCK PLACE_NEAR=U2040:2MM 5 16 PP9469SM
PP
1 UART1_SOC2BT_TX PLACE_NEAR=U5800:3MM 5 44
P4MM P4MM
PP9422SM
PP
1 I2S1_SPKAMP_DOUT PLACE_NEAR=U2040:2MM 5 16
P4MM PLACE_SIDE=BOTTOM
PP9423
P4MM SM
PP
1 I2S1_SPKAMP_DIN PLACE_NEAR=U0652:2MM
5 16 PP9471
P4MM SM
PP
1 UART2_WLAN2SOC_TX PLACE_NEAR=U0652:3MM
5 44
PP9472
P4MM SM
PP
1 UART2_SOC2WLAN_TX PLACE_NEAR=U5800:3MM 5 44
PP9424
P4MM SM
PP
1 SPI2_CODEC_SCLK PLACE_NEAR=U1900:2MM 5 15
PP9425SM
PP
1 SPI2_CODEC_MOSI PLACE_NEAR=U1900:2MM 5 15
P4MM PLACE_SIDE=BOTTOM
PP9426SM
PP
1 SPI2_CODEC_MISO PLACE_NEAR=U0652:2MM 5 15
P4MM
GRAPE
BASEBAND
USB_BB_P FUNC_TEST=TRUE 11 24 52
I192
OSCAR PLACE_SIDE=BOTTOM
I193
USB_BB_N FUNC_TEST=TRUE 11 24 52
PP9428
P4MM SM
PP
1 UART4_SOC2OSCAR_TXD PLACE_NEAR=U2400:2MM 5 19 FOR HSIC CHARACTERIZATION
PLACE_SIDE=BOTTOM
PP9429
P4MM SM
PP
1 UART4_OSCAR2SOC_RXD PLACE_NEAR=U0652:2MM 5 19
PP9465
P4MM SM
PP
1 HSIC2_BB_STB PLACE_NEAR=U0652.B27:3MM 4 24 27
UART5 PP9466SM
PP
1 HSIC2_BB_DATA PLACE_NEAR=U3400.C7:3MM 4 24 27
P4MM
B B
PROX
I148
MIPI1C_CAM_FRONT_DATA_N<0> 7 20 53
PP9440 1 MIPI1C_CAM_FRONT_CLK_P PLACE_NEAR=U0652.AR33:3MM 7 20 53 MIPI1C_CAM_FRONT_CLK_FILT_P NO_TEST=TRUE 20
P4MM SM PP I147
MIPI1C_CAM_FRONT_CLK_FILT_N NO_TEST=TRUE 20
A PP9441
P4MM SM PP
1 MIPI1C_CAM_FRONT_CLK_N PLACE_NEAR=U0652.AR34:3MM
7 20 53
I152
I151
I153
MIPI1C_CAM_FRONT_DATA_FILT_P<0>
MIPI1C_CAM_FRONT_DATA_FILT_N<0>
NO_TEST=TRUE
NO_TEST=TRUE
20
20
SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PP9442
P4MM SM PP
1 MIPI1C_CAM_FRONT_DATA_P<0> PLACE_NEAR=U0652.AT33:3MM 7 20 53
PAGE TITLE
POWER CONNECTIONS
BUCK0
52 46 PPVDD_CPU =PPVDD_CPU 9
CHARGER MAIN
MAKE_BASE=TRUE
52 49 48 47 46 PPVCC_MAIN =PPVCC_MAIN_AUDIO 15 16
MAKE_BASE=TRUE
D BUCK1 =PPVCC_MAIN_LED 47
D
PPVDD_GPU =PPVDD_GPU
BUCK5 LDO7 LDO7 SHOULD BE ON IN HIBERNATE
=PPVCC_MAIN_DOCK 43
52 46
MAKE_BASE=TRUE
9 =PPVCC_MAIN_DEV
52 46 PPVDD_SRAM =PPVDD_SRAM_CPU 52 47 PP3V0_S2R_TRISTAR =PP3V0_S2R_TRISTAR 11 =PPVCC_MAIN_CPU 46
MAKE_BASE=TRUE MAKE_BASE=TRUE
=PPVDD_SRAM_SOC 9 =PPVCC_MAIN_GPU 46
BUCK2 =PPVCC_MAIN_SOC 46
=PPVCC_MAIN_LCD 18
=PP1V8_S2R_VDDIO_WLAN_BT 44 52 46 PP3V3_S2R
MAKE_BASE=TRUE
=PP3V3_S2R_SWITCH 48 LDO8 =PPVCC_MAIN_WLAN 44
=PP1V8_S2R_TRISTAR 11
=PP3V3_S2R_WIFI_PA 44 =PPVCC_MAIN_GPS
=PP1V8_S2R_DDR 8 47 NC_LDO8 NO_TEST=TRUE =NC_LDO8
MAKE_BASE=TRUE
=PP1V8_S2R_GRAPE 13
=PP1V8_S2R_EXT_SWITCH 50
=PP1V8_S2R_REAR_CAMERA BATTERY
=PP1V8_S2R_MESA 52 48 PP3V3_SW =PP3V3_EDP_PU
MAKE_BASE=TRUE
=PP1V8_S2R_VDD_CORE_GPS =PP3V3_NAND 12
=PP1V8_S2R_VDD_IO_GPS
=PP3V3_USB_SOC 4 52 46 PPBATT_VCC =PPBATT_POS_CONN 45
MAKE_BASE=TRUE
14 LDO1 23
=PP1V8_CAM_REAR 23
52 47 PP3V0_SPARE1 =PP3V0_SPARE1 49
MAKE_BASE=TRUE
=PP1V8_PROX 22
52 46 PPVBUS_USB_DCIN =PPVBUS_USB_EMI 43
MAKE_BASE=TRUE
52 50 PP1V8_EXT_SW =PP1V8_VDDIO18_SOC 8 9
LDO10
MAKE_BASE=TRUE
=PP1V8_SOC 4 5 7 10 18 52 47 PP1V0_SOC =PP1V0_USB_SOC 4
MAKE_BASE=TRUE
=PP1V8_MIPI_SOC 7 =PP1V0_MIPI_SOC
=PP1V8_EDP_SOC
=PP1V8_NAND_SOC
7
6
LDO2 =PP1V0_EDP_PAD_DVDD_SOC
7
=PP1V8_NAND 12 48
52 47 16 PP1V7_VA_VCP =PP1V7_VA_VCP 15 16
=PP1V8_PLL_SOC 4
MAKE_BASE=TRUE
ON_BUF
=PP1V8_SPKRAMP
=PP1V8_EEPROM 51 LDO11 52 47 PP1V8_ALWAYS
MAKE_BASE=TRUE
=PP1V8_ALWAYS 5
=PP1V8_BEACON
PP2V6_CAM_AF =PP2V6_CAM_REAR_AF
LDO3 LDO3 SHOULD BE ON IN HIBERNATE
COMPASS, ACCEL, GYRO, PROX ARE ON OSCAR
HALL EFFECT NEEDS TO BE ON IN HIBERNATE
52 47
MAKE_BASE=TRUE
23
46 PP1V8_S2R_SW3
MAKE_BASE=TRUE
=PP1V8_S2R_GYRO 21 =PP3V0_S2R_ACCEL 21 BACKLIGHT BOOST
=PP1V8_S2R_ACCEL 21 =PP3V0_S2R_COMP 21
B =PP1V8_S2R_OSCAR 19
LDO13 52 47 PPLED_OUT_A
MAKE_BASE=TRUE
=PPLED_REG_A 18 B
PP1V8_S2R_SW3_COMP 52 54
PP2V9_CAM =PP2V9_CAM_FRONT
LDO4 52 47
MAKE_BASE=TRUE
=PP2V9_CAM_REAR
20
23
54 52 PP1V8_S2R_SW3_COMP =PP1V8_S2R_COMP 21
MAKE_BASE=TRUE
=PP3V0_HP_ALS
BUCK4 =PP3V0_IO_ALS
SHOULD IO ALS POWER HERE?
52 47 46 PP1V2_S2R =PP1V2_S2R_DDR 8
MAKE_BASE=TRUE
=PP1V2_S2R_DDR_SOC
=PP1V2_S2R_CAM_REAR
8 LDO5
52 47 PP3V0_UVLO =PP3V0_UVLO 49
MAKE_BASE=TRUE
A =PP1V2_HSIC_SOC
8
4
52 47
MAKE_BASE=TRUE
11
MAKE_BASE=TRUE
SYNC_MASTER=J72_MLB_C SYNC_DATE=11/26/2012 A
PAGE TITLE
52 46 PP1V2_S2R_SW2 =PP1V2_S2R_OSCAR 19
POWER: ALIASES
MAKE_BASE=TRUE
DRAWING NUMBER SIZE
PP1V2_S2R_SW2 SHOULD BE ON IN HIBERNATE
Apple Inc. 051-0886 D
PROVIDE 1.2V TO OSCAR REVISION
R
A.0.0
NOTICE OF PROPRIETARY PROPERTY: BRANCH
THE INFORMATION CONTAINED HEREIN IS THE
PROPRIETARY PROPERTY OF APPLE INC.
THE POSESSOR AGREES TO THE FOLLOWING: PAGE
I TO MAINTAIN THIS DOCUMENT IN CONFIDENCE
II NOT TO REPRODUCE OR COPY IT
121 OF 121
III NOT TO REVEAL OR PUBLISH IT IN WHOLE OR PART SHEET
IV ALL RIGHTS RESERVED 54 OF 54
8 7 6 5 4 3 2 1