Professional Documents
Culture Documents
bf309 dv4 LA-4117P PDF
bf309 dv4 LA-4117P PDF
1 1
Compal confidential 2
Schematics Document
Mobile AMD S1G3 CPU with ATI
3
RS880M(NB) & SB710(SB) core logic 3
2009-03-15
REV:0.3
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Cover Sheet
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 1 of 56
A B C D E
A B C D E
Compal Confidential
Consumer AMD 14" UMA - Ripley 2.0 (NBW20)
Accelerometer Thermal Sensor
72QFN
1
ST LIS302DLTR ADM1032ARMZ AMD S1G3 CPU DDR2-SO-DIMM X2 1
USB2.0 X12
HDMI A-Link Express II
Page 18
4X PCI-E
USB conn x1
Page 31
SATA Slave
CardReader Realtek Mini-Card*2 Express Card FingerPrinter AES1610
JMicron 8102E(10/100M) WLAN & WWAN
SATA Slave Module
Page 26 Page 19, 20, 21, 22, 23 USBx1 page 35
JMB385-LGEZ0A
Page 27 Page 25 Page 26
MDC V1.5 daughter board
Page 34
Codec_IDT9271B7
Page 27 Page 28 TPA6017A2 Page 29
*Consumer IR
*USB x1 Power On/Off CKT.
*DC JACK P35
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
DC/DC Interface CKT. THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Block Diagram
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
Page 35 Page 36 DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 2 of 56
A B C D E
A B C D E
L Layout Notes
THERMAL
SERIAL SENSOR
SOURCE INVERTER BATT EEPROM CPU & SODIMM CLK CHIP MINI CARD LCD HDMI G-Sensor
ADM1032 I / II Slot 2
3 3
SMB_EC_CK1
I2C / SMBUS ADDRESSING KB926 X V V VCPU X X X X X X
SMB_EC_DA1
SMB_EC_CK2
DEVICE HEX ADDRESS SMB_EC_DA2
KB926 X X X V
ADM1032 X X X X X X
DDR SO-DIMM 0 A0 10100000 I2C_CLK
DDR SO-DIMM 1 A4 10100100 I2C_DATA
RS780M
X X X X X X X V X X
CL OCK GENERATOR (EXT.) D2 11010010 DDC_CLK0
DDC_DATA0
RS780M X X X X X X X X V X
DDC_CLK1
EC SM Bus1 address EC SM Bus2 address DDC_DATA1
RS780M X X X X X X X X X X
SCL0
Device HEX Address Device HEX Address
SDA0
SB700 X X X X V V X X X X
Smart Battery 16H 0001 011X b CPU 98H 1001 100X b SCL1
24C16 A0H 1010 000X b ADI1032-2 CPU 9AH 1001 101X b SDA1
SB700 X X X X X X V X X X
SCL2
SDA2
SB700 X X X X X X X X X V
4 4
SCL3
SDA3
SB700 X X X X X X X X X X
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Notes List
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 3 of 56
A B C D E
A B C D E
1 1
+1.2V_HT
VLDT CAP.
250 mil
1 1 1 1 1 1
C1 C2 C3 C4 C5 C6
H_CADIP[0..15] H_CADOP[0..15] 4.7U_0805_10V4Z 4.7U_0805_10V4Z 0.22U_0603_16V4Z 0.22U_0603_16V4Z 180P_0402_50V8J 180P_0402_50V8J
<10> H_CADIP[0..15] H_CADOP[0..15] <10>
H_CADIN[0..15] H_CADON[0..15] 2 2 2 2 2 2
<10> H_CADIN[0..15] H_CADON[0..15] <10>
1
<10> H_CLKIN1 K5 Y3 H_CLKON1 <10> 1 1 1
L0_CLKIN_L1 L0_CLKOUT_L1 C8 C9 1
2
3 D1 0.1U_0402_16V4Z 2 3
<10> H_CTLIP0 N1 L0_CTLIN_H0 L0_CTLOUT_H0 R2 H_CTLOP0 <10>
P1 R3 CH751H-40PT_SOD323-2 4.7U_0805_10V4Z 3
<10> H_CTLIN0 L0_CTLIN_L0 L0_CTLOUT_L0 H_CTLON0 <10> 2 2 GND
<10> H_CTLIP1 P3 T5 H_CTLOP1 <10> 4
2
L0_CTLIN_H1 L0_CTLOUT_H1 GND
<10> H_CTLIN1 P4 L0_CTLIN_L1 L0_CTLOUT_L1 R5 H_CTLON1 <10>
ACES_88231-02001
+VCC_FAN CONN@
FOX_PZ6382A-284S-41F_GRIFFIN
CONN@
1
2
5
6
1
Athlon 64 S1
Processor Socket D Q1 @ D2
9/20 SP07000DM00/SP07000EQ00 G
3 RLZ5.1B_LL34
<33> FAN_PWM S SI3456BDV-T1-E3_TSOP6
2
4
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMD CPU S1G2 HT I/F
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 4 of 56
A B C D E
A B C D E
2
1 DDR_B_D16 D20 G18 DDR_A_D16
R1 DDR_B_D17 MB_DATA16 MA_DATA16 DDR_A_D17
A21 C19
C14 DDR_B_D18 MB_DATA17 MA_DATA17 DDR_A_D18
D24 D22
1.5P_0402_50V9C 1K_0402_1% DDR_B_D19 MB_DATA18 MA_DATA18 DDR_A_D19
C25 E20
DDR_B_CLK#0 2 DDR_B_D20 MB_DATA19 MA_DATA19 DDR_A_D20
B20 E18
1
+MCH_REF DDR_B_D21 MB_DATA20 MA_DATA20 DDR_A_D21
C20 MB_DATA21 MA_DATA21 F18
DDR_B_CLK1 DDR_B_D22 B24 B22 DDR_A_D22
MB_DATA22 MA_DATA22
2
1 1 1 DDR_B_D23 C24 C23 DDR_A_D23
R2 C12 C13 DDR_B_D24 MB_DATA23 MA_DATA23 DDR_A_D24
E23 F20
C15 DDR_B_D25 MB_DATA24 MA_DATA24 DDR_A_D25
E24 F22
1.5P_0402_50V9C 1K_0402_1% DDR_B_D26 MB_DATA25 MA_DATA25 DDR_A_D26
G25 MB_DATA26 MA_DATA26 H24
DDR_B_CLK#1 2 2 2 DDR_B_D27 G26 J19 DDR_A_D27
1
1000P_0402_25V8J DDR_B_D28 MB_DATA27 MA_DATA27 DDR_A_D28
C26 E21
0.1U_0402_16V4Z DDR_B_D29 MB_DATA28 MA_DATA28 DDR_A_D29
D26 E22
2 DDR_B_D30 MB_DATA29 MA_DATA29 DDR_A_D30 2
G23 MB_DATA30 MA_DATA30 H20
+0.9V +0.9V DDR_B_D31 G24 H22 DDR_A_D31
JCPUB DDR_B_D32 MB_DATA31 MA_DATA31 DDR_A_D32
AA24 Y24
DDR_B_D33 MB_DATA32 MA_DATA32 DDR_A_D33
AA23 MB_DATA33 MA_DATA33 AB24
D10 W10 DDR_B_D34 AD24 AB22 DDR_A_D34
VTT1 MEM:CMD/CTRL/CLK VTT5 DDR_B_D35 MB_DATA34 MA_DATA34 DDR_A_D35
Place them close to CPU within 1" C10
VTT2 VTT6
AC10 AE24
MB_DATA35 MA_DATA35
AA21
B10 AB10 DDR_B_D36 AA26 W22 DDR_A_D36
VTT3 VTT7 DDR_B_D37 MB_DATA36 MA_DATA36 DDR_A_D37
AD10 AA10 AA25 W21
R4 39.2_0402_1% VTT4 VTT8 DDR_B_D38 MB_DATA37 MA_DATA37 DDR_A_D38
VTT9 A10 AD26 MB_DATA38 MA_DATA38 Y22
1 2 AF10 DDR_B_D39 AE25 AA22 DDR_A_D39
MEMZP VTT_SENSE DDR_B_D40 MB_DATA39 MA_DATA39 DDR_A_D40
+1.8V 1 2 AE10 MEMZN VTT_SENSE Y10 PAD T1 AC22 MB_DATA40 MA_DATA40 Y20
R3 39.2_0402_1% DDR_B_D41 AD22 AA20 DDR_A_D41
+MCH_REF DDR_B_D42 MB_DATA41 MA_DATA41 DDR_A_D42
T2 PAD H16 RSVD_M1 MEMVREF W17 AE20 MB_DATA42 MA_DATA42 AA18
DDR_B_D43 AF20 AB18 DDR_A_D43
DDR_A_ODT0 DDR_B_D44 MB_DATA43 MA_DATA43 DDR_A_D44
<8> DDR_A_ODT0 T19 B18 PAD T3 AF24 AB21
DDR_A_ODT1 MA0_ODT0 RSVD_M2 DDR_B_D45 MB_DATA44 MA_DATA44 DDR_A_D45
<8> DDR_A_ODT1 V22 AF23 AD21
MA0_ODT1 DDR_B_ODT0 DDR_B_D46 MB_DATA45 MA_DATA45 DDR_A_D46
U21 W26 DDR_B_ODT0 <9> AC20 AD19
MA1_ODT0 MB0_ODT0 DDR_B_ODT1 DDR_B_D47 MB_DATA46 MA_DATA46 DDR_A_D47
V19 W23 DDR_B_ODT1 <9> AD20 Y18
MA1_ODT1 MB0_ODT1 DDR_B_D48 MB_DATA47 MA_DATA47 DDR_A_D48
Y26 AD18 AD17
DDR_CS0_DIMMA# MB1_ODT0 DDR_B_D49 MB_DATA48 MA_DATA48 DDR_A_D49
<8> DDR_CS0_DIMMA# T20 MA0_CS_L0 AE18 MB_DATA49 MA_DATA49 W16
DDR_CS1_DIMMA# U19 V26 DDR_CS0_DIMMB# DDR_B_D50 AC14 W14 DDR_A_D50
<8> DDR_CS1_DIMMA# MA0_CS_L1 MB0_CS_L0 DDR_CS0_DIMMB# <9> MB_DATA50 MA_DATA50
U20 W25 DDR_CS1_DIMMB# DDR_B_D51 AD14 Y14 DDR_A_D51
MA1_CS_L0 MB0_CS_L1 DDR_CS1_DIMMB# <9> DDR_B_D52 MB_DATA51 MA_DATA51 DDR_A_D52
V20 U22 AF19 Y17
MA1_CS_L1 MB1_CS_L0 DDR_B_D53 MB_DATA52 MA_DATA52 DDR_A_D53
AC18 AB17
DDR_CKE0_DIMMA DDR_CKE0_DIMMB DDR_B_D54 MB_DATA53 MA_DATA53 DDR_A_D54
<8> DDR_CKE0_DIMMA J22 J25 DDR_CKE0_DIMMB <9> AF16 AB15
DDR_CKE1_DIMMA MA_CKE0 MB_CKE0 DDR_CKE1_DIMMB DDR_B_D55 MB_DATA54 MA_DATA54 DDR_A_D55
<8> DDR_CKE1_DIMMA J20 H26 DDR_CKE1_DIMMB <9> AF15 AD15
MA_CKE1 MB_CKE1 DDR_B_D56 MB_DATA55 MA_DATA55 DDR_A_D56
AF13 MB_DATA56 MA_DATA56 AB13
N19 P22 DDR_B_D57 AC12 AD13 DDR_A_D57
MA_CLK_H5 MB_CLK_H5 DDR_B_D58 MB_DATA57 MA_DATA57 DDR_A_D58
N20 R22 AB11 Y12
DDR_A_CLK0 MA_CLK_L5 MB_CLK_L5 DDR_B_CLK0 DDR_B_D59 MB_DATA58 MA_DATA58 DDR_A_D59
<8> DDR_A_CLK0 E16 A17 DDR_B_CLK0 <9> Y11 W11
DDR_A_CLK#0 MA_CLK_H1 MB_CLK_H1 DDR_B_CLK#0 DDR_B_D60 MB_DATA59 MA_DATA59 DDR_A_D60
<8> DDR_A_CLK#0 F16 A18 DDR_B_CLK#0 <9> AE14 AB14
DDR_A_CLK1 MA_CLK_L1 MB_CLK_L1 DDR_B_CLK1 DDR_B_D61 MB_DATA60 MA_DATA60 DDR_A_D61
<8> DDR_A_CLK1 Y16 AF18 DDR_B_CLK1 <9> AF14 AA14
3 DDR_A_CLK#1 MA_CLK_H7 MB_CLK_H7 DDR_B_CLK#1 DDR_B_D62 MB_DATA61 MA_DATA61 DDR_A_D62 3
<8> DDR_A_CLK#1 AA16 MA_CLK_L7 MB_CLK_L7 AF17 DDR_B_CLK#1 <9> AF11 MB_DATA62 MA_DATA62 AB12
P19 R26 DDR_B_D63 AD11 AA12 DDR_A_D63
MA_CLK_H4 MB_CLK_H4 MB_DATA63 MA_DATA63
P20 R25 <9> DDR_B_DM[7..0] DDR_A_DM[7..0] <8>
MA_CLK_L4 MB_CLK_L4 DDR_B_DM0 DDR_A_DM0
<8> DDR_A_MA[15..0] DDR_B_MA[15..0] <9> A12 MB_DM0 MA_DM0 E12
DDR_A_MA0 N21 P24 DDR_B_MA0 DDR_B_DM1 B16 C15 DDR_A_DM1
DDR_A_MA1 MA_ADD0 MB_ADD0 DDR_B_MA1 DDR_B_DM2 MB_DM1 MA_DM1 DDR_A_DM2
M20 N24 A22 E19
DDR_A_MA2 MA_ADD1 MB_ADD1 DDR_B_MA2 DDR_B_DM3 MB_DM2 MA_DM2 DDR_A_DM3
N22 P26 E25 F24
DDR_A_MA3 MA_ADD2 MB_ADD2 DDR_B_MA3 DDR_B_DM4 MB_DM3 MA_DM3 DDR_A_DM4
M19 N23 AB26 AC24
DDR_A_MA4 MA_ADD3 MB_ADD3 DDR_B_MA4 DDR_B_DM5 MB_DM4 MA_DM4 DDR_A_DM5
M22 N26 AE22 Y19
DDR_A_MA5 MA_ADD4 MB_ADD4 DDR_B_MA5 DDR_B_DM6 MB_DM5 MA_DM5 DDR_A_DM6
L20 MA_ADD5 MB_ADD5 L23 AC16 MB_DM6 MA_DM6 AB16
DDR_A_MA6 M24 N25 DDR_B_MA6 DDR_B_DM7 AD12 Y13 DDR_A_DM7
DDR_A_MA7 MA_ADD6 MB_ADD6 DDR_B_MA7 MB_DM7 MA_DM7
L21 L24
DDR_A_MA8 MA_ADD7 MB_ADD7 DDR_B_MA8 DDR_B_DQS0 DDR_A_DQS0
L19 MA_ADD8 MB_ADD8 M26 <9> DDR_B_DQS0 C12 MB_DQS_H0 MA_DQS_H0 G13 DDR_A_DQS0 <8>
DDR_A_MA9 K22 K26 DDR_B_MA9 DDR_B_DQS#0 B12 H13 DDR_A_DQS#0
MA_ADD9 MB_ADD9 <9> DDR_B_DQS#0 MB_DQS_L0 MA_DQS_L0 DDR_A_DQS#0 <8>
DDR_A_MA10 R21 T26 DDR_B_MA10 DDR_B_DQS1 D16 G16 DDR_A_DQS1
DDR_A_MA11 MA_ADD10 MB_ADD10 DDR_B_MA11 <9> DDR_B_DQS1 DDR_B_DQS#1 MB_DQS_H1 MA_DQS_H1 DDR_A_DQS#1 DDR_A_DQS1 <8>
L22 L26 <9> DDR_B_DQS#1 C16 G15 DDR_A_DQS#1 <8>
DDR_A_MA12 MA_ADD11 MB_ADD11 DDR_B_MA12 DDR_B_DQS2 MB_DQS_L1 MA_DQS_L1 DDR_A_DQS2
K20 L25 <9> DDR_B_DQS2 A24 C22 DDR_A_DQS2 <8>
DDR_A_MA13 MA_ADD12 MB_ADD12 DDR_B_MA13 DDR_B_DQS#2 MB_DQS_H2 MA_DQS_H2 DDR_A_DQS#2
V24 W24 <9> DDR_B_DQS#2 A23 C21 DDR_A_DQS#2 <8>
DDR_A_MA14 MA_ADD13 MB_ADD13 DDR_B_MA14 DDR_B_DQS3 MB_DQS_L2 MA_DQS_L2 DDR_A_DQS3
K24 J23 <9> DDR_B_DQS3 F26 G22 DDR_A_DQS3 <8>
DDR_A_MA15 MA_ADD14 MB_ADD14 DDR_B_MA15 DDR_B_DQS#3 MB_DQS_H3 MA_DQS_H3 DDR_A_DQS#3
K19 J24 <9> DDR_B_DQS#3 E26 G21 DDR_A_DQS#3 <8>
MA_ADD15 MB_ADD15 DDR_B_DQS4 MB_DQS_L3 MA_DQS_L3 DDR_A_DQS4
<9> DDR_B_DQS4 AC25 AD23 DDR_A_DQS4 <8>
DDR_A_BS#0 DDR_B_BS#0 DDR_B_DQS#4 MB_DQS_H4 MA_DQS_H4 DDR_A_DQS#4
<8> DDR_A_BS#0 R20 MA_BANK0 MB_BANK0 R24 DDR_B_BS#0 <9> <9> DDR_B_DQS#4 AC26 MB_DQS_L4 MA_DQS_L4 AC23 DDR_A_DQS#4 <8>
DDR_A_BS#1 R23 U26 DDR_B_BS#1 DDR_B_DQS5 AF21 AB19 DDR_A_DQS5
<8> DDR_A_BS#1 DDR_A_BS#2 MA_BANK1 MB_BANK1 DDR_B_BS#2 DDR_B_BS#1 <9> <9> DDR_B_DQS5 DDR_B_DQS#5 MB_DQS_H5 MA_DQS_H5 DDR_A_DQS#5 DDR_A_DQS5 <8>
<8> DDR_A_BS#2 J21 MA_BANK2 MB_BANK2 J26 DDR_B_BS#2 <9> <9> DDR_B_DQS#5 AF22 MB_DQS_L5 MA_DQS_L5 AB20 DDR_A_DQS#5 <8>
DDR_B_DQS6 AE16 Y15 DDR_A_DQS6
<9> DDR_B_DQS6 MB_DQS_H6 MA_DQS_H6 DDR_A_DQS6 <8>
DDR_A_RAS# R19 U25 DDR_B_RAS# DDR_B_DQS#6 AD16 W15 DDR_A_DQS#6
<8> DDR_A_RAS# MA_RAS_L MB_RAS_L DDR_B_RAS# <9> <9> DDR_B_DQS#6 MB_DQS_L6 MA_DQS_L6 DDR_A_DQS#6 <8>
DDR_A_CAS# T22 U24 DDR_B_CAS# DDR_B_DQS7 AF12 W12 DDR_A_DQS7
<8> DDR_A_CAS# DDR_A_WE# MA_CAS_L MB_CAS_L DDR_B_WE# DDR_B_CAS# <9> <9> DDR_B_DQS7 DDR_B_DQS#7 MB_DQS_H7 MA_DQS_H7 DDR_A_DQS#7 DDR_A_DQS7 <8>
<8> DDR_A_WE# T24 U23 DDR_B_WE# <9> <9> DDR_B_DQS#7 AE12 W13 DDR_A_DQS#7 <8>
MA_WE_L MB_WE_L MB_DQS_L7 MA_DQS_L7
FOX_PZ6382A-284S-41F_GRIFFIN FOX_PZ6382A-284S-41F_GRIFFIN
Athlon 64 S1 Athlon 64 S1
4 Processor Processor Socket 4
Socket CONN@
CONN@
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMD CPU S1G2 DDRII I/F
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 5 of 56
A B C D E
A B C D E
+2.5VDDA VDDA=300mA
L1
+2.5VS 1 2 3300P_0402_50V7K 1 2
02/27 Change net name to EN0.
+1.8V
1 FBM_L11_201209_300L_0805 R10 10K_0402_5% @ R6 0_0402_5%
1 1 1 1 2 1 2 EN0 <37,39>
@ C16 + R5 300_0402_5%
2
B
100U_D2_10VM 4.7U_0805_10V4Z C17 C18 C19 Q3 1 2 H_THERMTRIP#_EC <33>
0.22U_0603_16V4Z R16 0_0402_5%
2 2 2 2
C
CPU_THERMTRIP#_R 3 1 1 2 H_THERMTRIP# <20>
PMBT3904_SOT23 R7 0_0402_5%
JCPUD
+1.8V 2 1
F8 M11 R11 @ 10K_0402_5%
1 VDDA1 KEY1 1
Place close to CPU wihtin 1.5" F9 VDDA2 KEY2 W18 1 2
2
B
R9 300_0402_5% @ MMBT3904_NL_SOT23-3
1 2 3900P_0402_50V7K CPU_CLKIN_SC_P A9 A6 CPU_SVC Q2
<15> CLK_CPU_BCLK CLKIN_H SVC CPU_SVC <43>
E
C20 CPU_CLKIN_SC_N A8 A4 CPU_SVD CPU_PRO CHOT#_1.8 3 1
CLKIN_L SVD CPU_SVD <43> H_PROCHOT# <19>
C
LDT_RST#
0718 Silego -- 216 ohm R8 H_PWRGD_CPU
B7
A7
RESET_L 02/12 Remove R59. 1
@ R59
2
0_0402_5%
169_0402_1% LDT_STOP# PWROK CPU_THERMTRIP#_R
F10 LDTSTOP_L THERMTRIP_L AF6
CPU_LDT_REQ# C6 AC7 CPU_PROCHOT#_1.8 R17 +1.8V
2
LDTREQ_L PROCHOT_L CPU_MEMHOT#_1.8V
<15> CLK_CPU_BCLK# 1 2 AA8 2 1 +1.8V
C21 3900P_0402_50V7K CPU_SIC MEMHOT_L R22 1K_0402_5%
AF4 SIC
Address:100_1100 CPU_SID AF5 @ 300_0402_5% CPU_SVC 1 2
SID THERMDC_CPU CPU_SVD
AE6 ALERT_L THERMDC W7 1 2
W8 THERMDA_CPU R23 1K_0402_5%
R13 THERMDA
1 2 44.2_0402_1% CPU_HTREF0 R6
HT_REF0
+1.2V_HT R14 1 2 44.2_0402_1% CPU_HTREF1 P6
HT_REF1
0718 AMD --> 1K ohm
CPU_VDD0_FB_H
<43> CPU_VDD0_FB_H
<43> CPU_VDD0_FB_L CPU_VDD0_FB_L
F6
E6
VDD0_FB_H VDDIO_FB_H
W9
Y9
PAD
PAD
T42
T43
+1.8V sense no support
VDD0_FB_L VDDIO_FB_L +CPU_CORE_NB
CPU_VDD1_FB_H Y6 H6 VDD_NB_FB_H
CPU_VDD1_FB_L AB6 VDD1_FB_H VDDNB_FB_H VDD_NB_FB_L VDD_NB_FB_H <43>
G6 R484 10_0402_5%
VDD1_FB_L VDDNB_FB_L VDD_NB_FB_L <43> VDD_NB_FB_H 1 2
CPU_DBRDY G10 VDD_NB_FB_L 1 2
CPU_TMS DBRDY CPU_DBREQ# R485 10_0402_5%
AA9 E10
CPU_TCK TMS DBREQ_L
AC9 TCK
CPU_TRST# AD9 AE9 CPU_TDO Close to CPU
CPU_TDI TRST_L TDO
AF9
TDI
+1.8VS T4 PAD CPU_TEST23_TSTUPD AD7 J7 CPU_TEST28_H_PLLCHRZ_P route as differential
+CPU_CORE_0 TEST23 TEST28_H CPU_TEST28_L_PLLCHRZ_N PAD T5
TEST28_L
H8 PAD T6 as short as possible
R487 10_0402_5% CPU_TEST19_PLLTEST0 H10 testpoint under package
TEST18
2
2 2
1 2 CPU_VDD0_FB_H CPU_TEST18_PLLTEST1 G9 TEST19 TEST17 D7 CPU_TEST17_BP3
PAD T7
R15 1 2 CPU_VDD0_FB_L E7 CPU_TEST16_BP2
PAD T8
R486 10_0402_5% T9 PAD CPU_TEST25_H_BYPASSCLK_H TEST16 CPU_TEST15_BP1
300_0402_5% E9 F7 PAD T10
T11 PAD CPU_TEST25_L_BYPASSCLK_L TEST25_H TEST15 CPU_TEST14_BP0
E8 TEST25_L TEST14 C7 PAD T12
Close to CPU
1
@ C1 C5
R21 @ C939 0.1U_0402_16V4Z RSVD5 RSVD6
300_0402_5% R175
@ R814 FOX_PZ6382A-284S-41F_GRIFFIN
+3VS 2 1 2 1 CONN@
1
0.1U_0402_16V7K
2
CPU_SID 3 1 SMB_EC_DA1
02/15 Change R18 and R19
SMB_EC_DA1 <32,33,34,37>
3 R18 @ from 390 to 2.2K ohm. 3
S
+1.8V 2 1 Q127
2.2K_0402_5% FDV301N_NL_SOT23-3
+1.8VS R19
03/04 Reserve R175, R814, C939, Q127 and Q129.
+1.8V 2 1
2
G
2.2K_0402_5% FDV301N_NL_SOT23-3
2
300_0402_5%
EC is PU to 5VALW
1
@ 220_0402_5% R38
@ 220_0402_5% R39
@ 220_0402_5% R40
300_0402_5% R41
0.01U_0402_25V4Z CPU_TEST21_SCANEN R26 1 2 300_0402_5%
@ +3VS CPU_TEST20_SCANCLK2 R27 2 1 @ 300_0402_5%
1
1
2 CPU_TEST24_SCANCLK1 R28 2 1 300_0402_5%
CPU_TEST22_SCANSHIFTEN R29 2 1 @ 300_0402_5%
JP3 CPU_TEST12_SCANSHIFTENB R31 2 1 @ 300_0402_5%
0.1U_0402_16V4Z
CPU_TDI
R30 THERMDA_CPU 2 CPU_TRST# 15 16
C27 7 SMB_EC_DA2 <33>
D+ SDATA 17 18
5
300_0402_5% CPU_TDO U1
THERMDC_CPU 3 19 20 LDT_RST#
6 2
P
100P_0402_25V8K D- ALERT# 21 22 HDT_RST# 4 B
1
4 CPU_LDT_REQ# 23 24 Y 4
CPU_LDT_REQ# <11,19> 4 5 1 SB_PWRGD <20,33,43>
THERM# GND 26 A
G
2200p change to NOTE: HDT TERMINATION IS REQUIRED
1 100p FOR REV. Ax SILICON ONLY. @ NC7SZ08P5X_NL_SC70-5
3
C24 ADM1032ARMZ-2REEL_MSOP8 CONN@ SAMTEC_ASP-68200-07
0.01U_0402_25V4Z 9/20 SP020016900
@ Address:100_1101
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMD CPU S1G2 CTRL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 6 of 56
A B C D E
A B C D E
+0.9V
3 Under CPU Socket Near Power Supply 3
VTT decoupling. 1
C: Change to NBO CAP
+ C59
220U_Y_4VM
2
Between CPU Socket and DIMM
+1.8V
+0.9V
1 1 1 1
C55 C56 C57 C58
0.22U_0603_16V4Z 0.22U_0603_16V4Z 0.22U_0603_16V4Z 0.22U_0603_16V4Z
2 2 2 2 1 1 1 1 1 1 1 1
C66 C67 C68 C69 C70 C71 C72 C73
4.7U_0805_10V4Z 4.7U_0805_10V4Z 0.22U_0603_16V4Z 0.22U_0603_16V4Z 1000P_0402_25V8J 1000P_0402_25V8J 180P_0402_50V8J 180P_0402_50V8J
1 1 1 1 1 1
Near CPU Socket Right side.
C60 C61 C62 C63 C64 C65 +0.9V
0.01U_0402_25V4Z 0.01U_0402_25V4Z 180P_0402_50V8J 180P_0402_50V8J 180P_0402_50V8J 180P_0402_50V8J
2 2 2 2 2 2
A: Add C165 and C176 1 1 1 1 1 1 1 1
to follow AMD Layout C79 C80 C81 C82 C83 C84 C85 C86
4.7U_0805_10V4Z 4.7U_0805_10V4Z 0.22U_0603_16V4Z 0.22U_0603_16V4Z 1000P_0402_25V8J 1000P_0402_25V8J 180P_0402_50V8J 180P_0402_50V8J
+1.8V review recommand for
EMI 2 2 2 2 2 2 2 2
4 4
1
C: Change to NBO CAP
1 1 1 1
+ C78 Near CPU Socket Left side.
C74 C75 C76 C77 220U_Y_4VM
4.7U_0805_10V4Z 4.7U_0805_10V4Z 4.7U_0805_10V4Z 4.7U_0805_10V4Z
2 2 2 2 2 @
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMD CPU S1G2 PWR & GND
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 7 of 56
A B C D E
A B C D E
+V_DDR_MCH_REF
2
RP4
41 42 R43 DDR_A_MA5 8 1 1 2
DDR_A_D16 VSS VSS DDR_A_D20 1K_0402_1% DDR_A_MA8 C93 0.1U_0402_16V4Z
43 44 7 2
DDR_A_D17 DQ16 DQ20 DDR_A_D21 DDR_A_MA9
45 DQ17 DQ21 46 6 3 1 2
47 48 DDR_A_MA12 5 4 C94 0.1U_0402_16V4Z
1
DDR_A_DQS#2 VSS VSS +V_DDR_MCH_REF
49 50 +V_DDR_MCH_REF <9>
DDR_A_DQS2 DQS2# NC DDR_A_DM2 47_0804_8P4R_5%
51 52
DQS2 DM2 RP5
53 VSS VSS 54 1 1
2
DDR_A_D18 55 56 DDR_A_D22 C95 C96 DDR_A_BS#0 8 1 1 2
DDR_A_D19 DQ18 DQ22 DDR_A_D23 R44 DDR_A_MA10 C98 0.1U_0402_16V4Z
57 58 7 2
DQ19 DQ23 1K_0402_1% DDR_A_MA1
59 VSS VSS 60 6 3 1 2
DDR_A_D24 61 62 DDR_A_D28 2 2 DDR_A_MA3 5 4 C97 0.1U_0402_16V4Z
DDR_A_D25 DQ24 DQ28 DDR_A_D29 1000P_0402_25V8J
63 64
1
DQ25 DQ29 47_0804_8P4R_5%
65 VSS VSS 66
DDR_A_DM3 67 68 DDR_A_DQS#3 0.1U_0402_16V4Z RP6
DM3 DQS3# DDR_A_DQS3 DDR_A_ODT1
69 70 8 1 1 2
NC DQS3 DDR_CS1_DIMMA# C100 0.1U_0402_16V4Z
71 72 7 2
2 DDR_A_D26 VSS VSS DDR_A_D30 DDR_A_WE# 2
73 DQ26 DQ30 74 6 3 1 2
DDR_A_D27 75 76 DDR_A_D31 DDR_A_CAS# 5 4 C99 0.1U_0402_16V4Z
DQ27 DQ31
77 78
DDR_CKE0_DIMMA VSS VSS DDR_CKE1_DIMMA 47_0804_8P4R_5%
<5> DDR_CKE0_DIMMA 79 CKE0 NC/CKE1 80 DDR_CKE1_DIMMA <5>
81 82 RP7
VDD VDD DDR_A_MA15 DDR_CS0_DIMMA#
83 84 8 1 1 2
DDR_A_BS#2 NC NC/A15 DDR_A_MA14 DDR_A_RAS# C102 0.1U_0402_16V4Z
<5> DDR_A_BS#2 85 BA2 NC/A14 86 7 2
87 88 DDR_A_MA13 6 3 1 2
DDR_A_MA12 VDD VDD DDR_A_MA11 DDR_A_ODT0 C101 0.1U_0402_16V4Z
89 A12 A11 90 5 4
DDR_A_MA9 91 92 DDR_A_MA7
DDR_A_MA8 A9 A7 DDR_A_MA6 47_0804_8P4R_5%
93 A8 A6 94
95
VDD VDD
96 Cross between +1.8V and +0.9V power plan
DDR_A_MA5 97 98 DDR_A_MA4
DDR_A_MA3 A5 A4 DDR_A_MA2
99 100
DDR_A_MA1 A3 A2 DDR_A_MA0
101 102
A1 A0
103 104
DDR_A_MA10 VDD VDD DDR_A_BS#1
105 106 DDR_A_BS#1 <5>
DDR_A_BS#0 A10/AP BA1 DDR_A_RAS#
<5> DDR_A_BS#0 107 108 DDR_A_RAS# <5>
DDR_A_WE# BA0 RAS# DDR_CS0_DIMMA#
<5> DDR_A_WE# 109 110 DDR_CS0_DIMMA# <5>
WE# S0#
111 VDD VDD 112
DDR_A_CAS# 113 114 DDR_A_ODT0
<5> DDR_A_CAS# CAS# ODT0 DDR_A_ODT0 <5>
DDR_CS1_DIMMA# 115 116 DDR_A_MA13
<5> DDR_CS1_DIMMA# NC/S1# NC/A13
117 118
DDR_A_ODT1 VDD VDD
<5> DDR_A_ODT1 119 120
NC/ODT1 NC
121 122
DDR_A_D32 VSS VSS DDR_A_D36
123 124
DDR_A_D33 DQ32 DQ36 DDR_A_D37
125 DQ33 DQ37 126
127 128
DDR_A_DQS#4 VSS VSS DDR_A_DM4
129 130
DDR_A_DQS4 DQS4# DM4
131 132
DQS4 VSS DDR_A_D38
133 134
DDR_A_D34 VSS DQ38 DDR_A_D39
135 136
3 DDR_A_D35 DQ34 DQ39 3
137 DQ35 VSS 138
139 140 DDR_A_D44
DDR_A_D40 VSS DQ44 DDR_A_D45
141 142
DDR_A_D41 DQ40 DQ45
143 DQ41 VSS 144
145 146 DDR_A_DQS#5
DDR_A_DM5 VSS DQS5# DDR_A_DQS5
147 148
DM5 DQS5
149 150
DDR_A_D42 VSS VSS DDR_A_D46
151 152
DDR_A_D43 DQ42 DQ46 DDR_A_D47
153 154
DQ43 DQ47
155 VSS VSS 156
DDR_A_D48 157 158 DDR_A_D52
DDR_A_D49 DQ48 DQ52 DDR_A_D53
159 160
DQ49 DQ53
161 VSS VSS 162
163 164 DDR_A_CLK1 <5>
NC,TEST CK1
165 VSS CK1# 166 DDR_A_CLK#1 <5>
DDR_A_DQS#6 167 168
DDR_A_DQS6 DQS6# VSS DDR_A_DM6
169 170
DQS6 DM6
171 172
DDR_A_D50 VSS VSS DDR_A_D54
173 174
DDR_A_D51 DQ50 DQ54 DDR_A_D55
175 176
DQ51 DQ55
177 178
DDR_A_D56 VSS VSS DDR_A_D60
179 DQ56 DQ60 180
DDR_A_D57 181 182 DDR_A_D61
DQ57 DQ61
183 VSS VSS 184
DDR_A_DM7 185 186 DDR_A_DQS#7
DM7 DQS7# DDR_A_DQS7
187 188
DDR_A_D58 VSS DQS7
189 DQ58 VSS 190
DDR_A_D59 191 192 DDR_A_D62
DQ59 DQ62 DDR_A_D63
193 194
VSS DQ63
<9,15,20,30> SMB_CK_DAT0 195 196
SDA VSS
<9,15,20,30> SMB_CK_CLK0 197 198
SCL SA0
+3VS 199 VDDSPD SA1 200
4 4
1
C103 FOX_AS0A426-N8RN-7F
0.1U_0402_16V4Z CONN@
2 9/20 SP07000BZ00/SP07000EU00
DDR2 SOCKET H9.2 (REV)
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRII SO-DIMM 0
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 8 of 56
A B C D E
A B C D E
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DDRII SO-DIMM 1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 9 of 56
A B C D E
A B C D E
U3B
D4 GFX_RX0P GFX_TX0P A5 TMDS_B_DATA2 <18>
C4 GFX_RX0N PART 2 OF 6 GFX_TX0N B5 TMDS_B_DATA2# <18>
A3 GFX_RX1P GFX_TX1P A4 TMDS_B_DATA1 <18>
B3 GFX_RX1N GFX_TX1N B4 TMDS_B_DATA1# <18>
C2 C3 TMDS_B_DATA0 <18>
GFX_RX2P GFX_TX2P
C1 GFX_RX2N GFX_TX2N B2 TMDS_B_DATA0# <18>
E5 D1 TMDS_B_CLK <18>
GFX_RX3P GFX_TX3P
F5 GFX_RX3N GFX_TX3N D2 TMDS_B_CLK# <18>
G5 E2
GFX_RX4P GFX_TX4P
G6 GFX_RX4N GFX_TX4N E1
1 1
H5 GFX_RX5P GFX_TX5P F4
H6 GFX_RX5N GFX_TX5N F3
J6 GFX_RX6P GFX_TX6P F1
J5 F2
GFX_RX6N GFX_TX6N
J7 H4
GFX_RX7P GFX_TX7P
J8 GFX_RX7N GFX_TX7N H3
L5 H1
GFX_RX8P GFX_TX8P
L6 GFX_RX8N GFX_TX8N H2
M8 GFX_RX9P GFX_TX9P J2
L8 J1
GFX_RX9N GFX_TX9N
P7 K4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RS880-HT/PCIE
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 10 of 56
A B C D E
A B C D E
1 1
+3VS
L2 AVDD=100mA
1 2 +AVDD1
+1.8VS BLM18PG121SN1D_0603 1
L4
+AVDD2 C170
+1.8VS 0_0603_5% 2.2U_0603_6.3V4Z
R67 1 2
L6
1 2 NB_LDTSTOP# 1 2 +AVDDQ C172
<6,19> LDT_STOP#
BLM18PG121SN1D_0603 2.2U_0603_6.3V4Z U3C
0_0402_5% 2
1 F12 AVDD1(NC) A22 LVDS_A0+ <17>
TXOUT_L0P(NC)
E12 AVDD2(NC) PART 3 OF 6 TXOUT_L0N(NC)
B22 LVDS_A0- <17>
C175 F14 AVDDDI(NC) A21 LVDS_A1+ <17>
2.2U_0603_6.3V4Z TXOUT_L1P(NC)
R68 G15 B21 LVDS_A1- <17>
2 AVSSDI(NC) TXOUT_L1N(NC)
H15 AVDDQ(NC) TXOUT_L2P(NC) B20 LVDS_A2+ <17>
1 2 NB_ALLOW_LDTSTOP H14 AVSSQ(NC) A20 LVDS_A2- <17>
<6,19> CPU_LDT_REQ# TXOUT_L2N(DBG_GPIO0)
A19
0_0402_5% T46 PAD TV_CRMA TXOUT_L3P(NC)
E17 B19
T47 PAD TV_LUMA C_Pr(DFT_GPIO5) TXOUT_L3N(DBG_GPIO2)
F17 Y(DFT_GPIO2)
CRT/TVOUT
T48 PAD TV_COMPS F15 COMP_Pb(DFT_GPIO4) B18
R ED TXOUT_U0P(NC)
@
1
R62
2
150_0402_1% R ED TXOUT_U0N(NC)
A18 PA_RS780A4
<16> RED G18 RED(DFT_GPIO0) TXOUT_U1P(PCIE_RESET_GPIO3) A17
1 2 GREEN G17 REDb(NC)
TXOUT_U1N(PCIE_RESET_GPIO2)
B17 placement close to NB ball
@ R63 150_0402_1% GREEN E18 GREEN(DFT_GPIO1) D20
<16> GREEN TXOUT_U2P(NC)
1 2 BLUE F18 GREENb(NC) D21
@ R64 150_0402_1% BLUE TXOUT_U2N(NC)
<16> BLUE E19 BLUE(DFT_GPIO3) TXOUT_U3P(PCIE_RESET_GPIO5) D18
F19 BLUEb(NC) D19
TXOUT_U3N(NC)
2 +1.1VS L9 CR T_HSYNC A11 B16 2
<14,16> CRT_HSYNC DAC_HSYNC(PWM_GPIO4) TXCLK_LP(DBG_GPIO1) LVDS_ACLK+ <17>
1 2 CRT_VSYNC B11 A16 LVDS_ACLK- <17>
<14,16> CRT_VSYNC DAC_VSYNC(PWM_GPIO6) TXCLK_LN(DBG_GPIO3)
BLM18PG121SN1D_0603 1 F8 D16
+1.8VS <16> UMA_CRT_CLK DAC_SCL(PCE_RCALRN) TXCLK_UP(PCIE_RESET_GPIO4)
L7 C178 E8 D17
<16> UMA_CRT_DAT DAC_SDA(PCE_TCALRN) TXCLK_UN(PCIE_RESET_GPIO1)
1 2
BLM18PG121SN1D_0603 1 2.2U_0603_6.3V4Z R65 1 2 715_0402_1% G14 L3
+1.8VS L10 C176 2 DAC_RSET(PWM_GPIO1) +VDDLTP18
VDDLTP18(NC) A13 1 2 +1.8VS
1 2 +NB_PLLVDD A12 B13 1 1 BLM18PG121SN1D_0603
BLM18PG121SN1D_0603 2.2U_0603_6.3V4Z +NB_HTPVDD PLLVDD(NC) VSSLTP18(NC)
1 D14 PLLVDD18(NC)
+1.8VS L11 C179 2 B12 A15 +VDDLT18 C171 C1120
LVTM
PLLVSS(NC) VDDLT18_1(NC) 2.2U_0603_6.3V4Z 0.1U_0402_16V4Z
1 2 B15
PLL PWR
BLM18PG121SN1D_0603 2.2U_0603_6.3V4Z +VDDA18HTPLL VDDLT18_2(NC) 2 L5 2
1 H17 A14
2 VDDA18HTPLL VDDLT33_1(NC)
VDDLT33_2(NC) B14 1 2 +1.8VS
C180 +VDDA18PCIEPLL D7 1 1 BLM18PG121SN1D_0603
2.2U_0603_6.3V4Z VDDA18PCIEPLL1
E7 C14
2 R66 0_0402_5% VDDA18PCIEPLL2 VSSLT1(VSS) C173 C174
D15
NB_RESET# VSSLT2(VSS) 0.1U_0402_16V4Z 4.7U_0805_10V4Z
<14,19,25,26,27,32,33> PLT_RST# 1 2 D8 C16
NB_PWRGD SYSRESETb VSSLT3(VSS) 2 2
<20> NB_PWRGD A10 C18
NB_LDTSTOP# POWERGOOD VSSLT4(VSS)
C10
NB_ALLOW_LDTSTOP C12 LDTSTOPb VSSLT5(VSS)
C20
L 0.08A/10mil/1vias
+1.8VS 1 2 E20
PM
R371 300_0402_5% ALLOW_LDTSTOP VSSLT6(VSS)
C22
VSSLT7(VSS)
<15> CLK_NBHT C25
HT_REFCLKP Ripely 2.0 support Veri-Bright function
<15> CLK_NBHT# C24
HT_REFCLKN
E11
CLOCKs
<15> NB_OSC_14.318M REFCLK_P/OSCIN(OSCIN)
F11 E9 R69 1 2 0_0402_5% UMA_ENVDD <17>
REFCLK_N(PWM_GPIO3) LVDS_DIGON(PCE_TCALRP) NB_PWM
LVDS_BLON(PCE_RCALRP) F7 NB_PWM <17>
+1.1VS 1 2 1 2 T2 G12 1 2 0_0402_5% ENBKL <33>
<15> NBGFX_CLK GFX_REFCLKP LVDS_ENA_BL(PWM_GPIO2)
R71 R72 T1 R73
<15> NBGFX_CLK# GFX_REFCLKN
4.7K_0402_5% 4.7K_0402_5%
U1 1 2 @ R1085 1 2 0_0402_5% ENBKL
GPP_REFCLKP R1072 100K_0402_5%
U2
3 GPP_REFCLKN 3
<17> LCD_DDC_CLK B9
I2C_CLK
<17> LCD_DDC_DAT A9
B8
I2C_DATA MIS. TMDS_HPD(NC)
D9
D10
HPD <18>
<18> HDMIDAT_UMA DDC_DATA0/AUX0N(NC) HPD(NC)
<18> HDMICLK_UMA A8
DDC_CLK0/AUX0P(NC) SUS_STAT_R# <14> Strap pin
<14> RS780_DFT_GPIO_0 B7 D12 1 2 SUS_STAT# <20>
DDC_CLK1/AUX1P(NC) SUS_STAT#(PWM_GPIO5)
Strap pin A7 DDC_DATA1/AUX1N(NC)
R77 0_0402_5%
THERMALDIODE_P AE8 NB_THERMAL_DA PAD T49
+3VS 2 1 B10 AD8 NB_THERMAL_DC PAD T50 NB temp to SB
R88 10K_0402_5% STRP_DATA THERMALDIODE_N
G11 D13 1 2
RSVD TESTMODE R80
C8 1.8K_0402_5%
<14> AUX_CAL AUX_CAL(NC)
Strap pin
RS880M_FCBGA528
R Veri-Bright Non Veri-Bright
R73 @
R1072 @
R1085 @
R1086 @
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RS880 VEDIO/CLK GEN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 11 of 56
A B C D E
A B C D E
U3D
U61 PAR 4 OF 6
MEM_BA0 L2 B9 MEM_DQ12 MEM_A0 AB12 AA18 MEM_DQ0
MEM_BA1 BA0 DQ15 MEM_DQ13 MEM_A1 MEM_A0(NC) MEM_DQ0/DVO_VSYNC(NC) MEM_DQ1
L3 B1 AE16 AA20
BA1 DQ14 MEM_DQ9 MEM_A2 MEM_A1(NC) MEM_DQ1/DVO_HSYNC(NC) MEM_DQ2
DQ13 D9 V11 MEM_A2(NC) MEM_DQ2/DVO_DE(NC) AA19
MEM_A12 R2 D1 MEM_DQ14 MEM_A3 AE15 Y19 MEM_DQ3
MEM_A11 A12 DQ12 MEM_DQ15 MEM_A4 MEM_A3(NC) MEM_DQ3/DVO_D0(NC) MEM_DQ4
P7 A11 DQ11 D3 AA12 MEM_A4(NC) MEM_DQ4(NC) V17
1 MEM_A10 MEM_DQ8 MEM_A5 MEM_DQ5 1
M2 A10/AP DQ10 D7 AB16 MEM_A5(NC) MEM_DQ5/DVO_D1(NC) AA17
MEM_A9 P3 C2 MEM_DQ10 MEM_A6 AB14 AA15 MEM_DQ6
MEM_A8 A9 DQ9 MEM_DQ11 MEM_A7 MEM_A6(NC) MEM_DQ6/DVO_D2(NC) MEM_DQ7
P8 A8 DQ8 C8 AD14 MEM_A7(NC) MEM_DQ7/DVO_D4(NC) Y15
MEM_A7 P2 F9 MEM_DQ5 MEM_A8 AD13 AC20 MEM_DQ8
MEM_A6 A7 DQ7 MEM_DQ2 MEM_A9 MEM_A8(NC) MEM_DQ8/DVO_D3(NC) MEM_DQ9
N7 F1 AD15 AD19
A6 DQ6 MEM_A9(NC) MEM_DQ9/DVO_D5(NC)
SBD_MEM/DVO_I/F
MEM_A5 N3 H9 MEM_DQ6 MEM_A10 AC16 AE22 MEM_DQ10
MEM_A4 A5 DQ5 MEM_DQ1 MEM_A11 MEM_A10(NC) MEM_DQ10/DVO_D6(NC) MEM_DQ11
N8 H1 AE13 AC18
MEM_A3 A4 DQ4 MEM_DQ0 MEM_A12 MEM_A11(NC) MEM_DQ11/DVO_D7(NC) MEM_DQ12
N2 A3 DQ3 H3 AC14 MEM_A12(NC) MEM_DQ12(NC) AB20
MEM_A2 M7 H7 MEM_DQ4 Y14 AD22 MEM_DQ13
MEM_A1 A2 DQ2 MEM_DQ3 MEM_A13(NC) MEM_DQ13/DVO_D9(NC) MEM_DQ14
M3 G2 AC22
MEM_A0 A1 DQ1 MEM_DQ7 MEM_BA0 MEM_DQ14/DVO_D10(NC) MEM_DQ15
M8 A0 DQ0 G8 AD16 MEM_BA0(NC) MEM_DQ15/DVO_D11(NC) AD21
1
MEM_BA1 AE17
R91 MEM_BA2 MEM_BA1(NC) MEM_DQS_P0
+1.8V_MEM_VDDQ AD17 MEM_BA2(NC) MEM_DQS0P/DVO_IDCKP(NC) Y17
MEM_CLKN K8 A9 W18 MEM_DQS_N0 MEM_COMP_P and MEM_COMP_N trace
100_0402_1% MEM_CLKP CK VDDQ MEM_RAS# MEM_DQS0N/DVO_IDCKN(NC) MEM_DQS_P1
J8 C1 W12 AD20
CK VDDQ
C3 MEM_CAS# Y12
MEM_RASb(NC) MEM_DQS1P(NC)
AE21 MEM_DQS_N1 width >=10mils and 10mils spacing from
2
3 3
Side Port disable,VREF need
connect to +1.8VS for DDR2
+1.8V_MEM_VDDQ +1.8V_MEM_VDDQ
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
2
1K_0402_1%
1K_0402_1%
1 1
+1.8V_MEM_VDDQ
+1.8VS
C195
C196
R96
R97
L15
2 2
1 2
1
1U_0402_6.3V4Z
1U_0402_6.3V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
22U_0805_6.3V6M
0_0805_5%
+MEM_VREF +MEM_VREF1
2 2 1 1 1 220 ohm @ 100MHz,2A
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C608
C607
C201
C202
C203
1 1
2
1 1 2 2 2
1K_0402_1%
1K_0402_1%
C199
C200
2 2
R98
R99
1
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RS880 Side-Port DDR2 SDRAM
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 12 of 56
A B C D E
A B C D E
U3F
1 1
A25 VSSAHT1 VSSAPCIE1 A2
D23 VSSAHT2 PART 6/6 VSSAPCIE2 B1
E22 VSSAHT3 VSSAPCIE3 D3
G22 D5
VSSAHT4 VSSAPCIE4
L 0.6A/50mil/4vias G24
VSSAHT5 VSSAPCIE5
E4
G25 VSSAHT6 VSSAPCIE6 G1
L16 2A H19
VSSAHT7 VSSAPCIE7
G2
2 1 +VDDHT J22 G4
+1.1VS VSSAHT8 VSSAPCIE8
0.1U_0402_16V4Z 0.1U_0402_16V4Z L17 H7
0_0805_5% VSSAHT9 VSSAPCIE9
1 C206 1 1 C2081 1 L22
VSSAHT10 VSSAPCIE10
J4
C210 0.7A/60mil/4vias L17 L24 R7
C209 L 1 2 +1.1VS L25
VSSAHT11
VSSAHT12
VSSAPCIE11
VSSAPCIE12
L1
4.7U_0805_10V4Z
2 2
C207
2 2 2
0.1U_0402_16V4Z
U3E VDDA_12=2.5A FBMA-L11-201209-221LMA30T_0805 M20 VSSAHT13 VSSAPCIE13 L2
N22 L4
0.1U_0402_16V4Z +VDDA11PCIE VSSAHT14 VSSAPCIE14
J17 A6 P20 L7
VDDHT_1 VDDPCIE_1 C211 10U_0805_10V4Z VSSAHT15 VSSAPCIE15
K16
VDDHT_2 PART 5/6 VDDPCIE_2
B6 R19
VSSAHT16 VSSAPCIE16
M6
GROUND
4.7U_0805_10V4Z C216 0.1U_0402_16V4Z VDDHTRX_1 VDDPCIE_9 C224 0.1U_0402_16V4Z VSSAHT23 VSSAPCIE23
G19 VDDHTRX_2 VDDPCIE_10 K9 2 1 W24 VSSAHT24 VSSAPCIE24 V8
2 2 2 2 2 F20 M9 C223 2 1 0.1U_0402_16V4Z W25 V6
0.1U_0402_16V4Z VDDHTRX_3 VDDPCIE_11 VSSAHT25 VSSAPCIE25
E21 VDDHTRX_4 VDDPCIE_12 L9 Y21 VSSAHT26 VSSAPCIE26 W1
D22 P9 AD25 W2
VDDHTRX_5 VDDPCIE_13 VSSAHT27 VSSAPCIE27
B23 R9 W4
VDDHTRX_6 VDDPCIE_14 VSSAPCIE28
L 0.5A/50mil/4vias A23 VDDHTRX_7 VDDPCIE_15 T9 L12 VSS11 VSSAPCIE29 W7
L19 V9 M14 W8
+VDDHTTX VDDPCIE_16 VSS12 VSSAPCIE30
+1.2V_HT 2 1 2A AE25
VDDHTTX_1 VDDPCIE_17
U9 N13
VSS13 VSSAPCIE31
Y6
AD24 PJP604 P12 AA4
2 0_0805_5% VDDHTTX_2 VSS14 VSSAPCIE32 2
1 1 1 1 1 AC23 VDDHTTX_3 VDDC_1 K12 +1.1VS 1 2 +NB_VDDC P15 VSS15 VSSAPCIE33 AB5
AB22 J14 R11 AB1
C225 C226 C227 C228 C229 VDDHTTX_4 VDDC_2 PAD-OPEN 4x4m VSS16 VSSAPCIE34
AA21 U16 R14 AB7
VDDHTTX_5 VDDC_3 VSS17 VSSAPCIE35
Y20 VDDHTTX_6 VDDC_4 J11 T12 VSS18 VSSAPCIE36 AC3
2 2 2 2 2 W19 K15 U14 AC4
VDDHTTX_7 VDDC_5 VSS19 VSSAPCIE37
V18 M12
L 7A/280mil/16vias VDD_CORE=5A U11 AE1
POWER
VDDHTTX_8 VDDC_6 VSS20 VSSAPCIE38
U17 VDDHTTX_9 VDDC_7 L14 U15 VSS21 VSSAPCIE39 AE4
4.7U_0805_10V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z T17 L11 330U_D2E_2.5VM_R15 V12 AB2
0.1U_0402_16V4Z 0.1U_0402_16V4Z VDDHTTX_10 VDDC_8 VSS22 VSSAPCIE40
R17 VDDHTTX_11 VDDC_9 M13 W11 VSS23
P17 M15 W15
VDDHTTX_12 VDDC_10 VSS24
L 0.25A/30mil/2vias M17 VDDHTTX_13 VDDC_11 N12 AC12 VSS25 VSS1 AE14
C247
C240
C241
C242
C243
C230
C231
C244
C232
C233
C245
L22 2A VDDC_12
N14 1 AA14
VSS26 VSS2
D11
2 1 +VDDA18PCIE J10 P11 1 1 1 1 1 1 1 1 1 1 1 C234 Y18 G8
+1.8VS VDDA18PCIE_1 VDDC_13 + VSS27 VSS3
P10 P13 AB11 E14
0_0805_5% VDDA18PCIE_2 VDDC_14 VSS28 VSS4
1 1 1 1 1 1 K10 P14 AB15 E15
VDDA18PCIE_3 VDDC_15 VSS29 VSS5
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
10U_0805_10V4Z
10U_0805_10V4Z
M10 R12 AB17 J15
C235 C246 C236 C237 C238 C239 VDDA18PCIE_4 VDDC_16 2 2 2 2 2 2 2 2 2 2 2 2 VSS30 VSS6
L10 R15 AB19 J12
4.7U_0805_10V4Z VDDA18PCIE_5 VDDC_17 VSS31 VSS7
W9 T11 AE20 K14
2 2 2 2 2 2 VDDA18PCIE_6 VDDC_18 VSS32 VSS8
H9 T15 AB21 M11
VDDA18PCIE_7 VDDC_19 VSS33 VSS9
T10 VDDA18PCIE_8 VDDC_20 U12 K11 VSS34 VSS10 L15
R10 T14
4.7U_0805_10V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z VDDA18PCIE_9 VDDC_21 RS880M_FCBGA528
Y9 J16
0.1U_0402_16V4Z 0.1U_0402_16V4Z VDDA18PCIE_10 VDDC_22
AA9
VDDA18PCIE_11
AB9 AE10
VDDA18PCIE_12 VDD_MEM1(NC) +1.8VS
AD9 AA11
VDDA18PCIE_13 VDD_MEM2(NC)
AE9 Y11
VDDA18PCIE_14 VDD_MEM3(NC)
U10 VDDA18PCIE_15 VDD_MEM4(NC) AD10
AB10 C249 2 1 4.7U_0805_10V4Z
VDD_MEM5(NC) C248 0.1U_0402_16V4Z
+1.8VS F9 AC10 2 1
VDD18_1 VDD_MEM6(NC) C597 0.1U_0402_16V4Z
G9 2 1
VDD18_2
1 2 +1.8V_VDD_SP AE11 H11 0.15A/30mil/2vias C598 2 1 0.1U_0402_16V4Z
3
+1.8VS
R1051 0_0603_5% AD11
VDD18_MEM1(NC)
VDD18_MEM2(NC)
VDD33_1(NC)
VDD33_2(NC)
H12 L C599 2 1 0.1U_0402_16V4Z
3
1 1 RS880M_FCBGA528
C251 +3VS
1U_0402_6.3V4Z C252
1U_0402_6.3V4Z 1 2
2 2 0.1U_0402_16V4Z C250
1 2
0.1U_0402_16V4Z C253
3 7 1
@ 10U_0805_10V4Z VREF NC C1065
2 R1015 4 VOUT NC 8
1K_0402_1% @ 1U_0603_10V6K
9 2
2
TP
@ G2992F1U_SO8
@ +VREF1.35V
+1.35VS
1
Q163 R1016
@ 2N7002_SOT23-3 2 1
1
4 D @ 3K_0402_5% C1067 4
<36> VLDT_EN# 1 2 2
2
C1068
@ 0.1U_0402_16V7K @ 0.1U_0402_16V7K
1
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RS880 PWR/GND
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 13 of 56
A B C D E
A B C D E
1 1
DFT_GPIO5:STRAP_DEBUG_BUS_GPIO_ENABLEb
RS780 DFT_GPIO5 mux at CRT_VSYNC pull low to 3K
<11,16> CRT_VSYNC 2 1 +3VS Enables the Test Debug Bus using GPIO.
R101 1K_0402_5% 1 : Disable (RS780) Enable (RX780)
2 1 0 : Enable (RS780) Disable (RX780)
R102 @ 1K_0402_5%
PIN: RX780:NB_TV_C; RS740: RS740_DFT_GPIO5; RS780: VSYNC#
2 2
DFT_GPIO1: LOAD_EEPROM_STRAPS
<11> AUX_CAL 1 2
@ R104 150_0402_1% Selects Loading of STRAPS from EPROM
1 : Bypass the loading of EEPROM straps and use Hardware Default Values
D4 @ CH751H-40PT_SOD323-2
0 : I2C Master can load strap values from EEPROM if connected, or use
RS780 DFT_GPIO1 <11> SUS_STAT_R# 2 1 PLT_RST# <11,19,25,26,27,32,33>
default values if not connected
RS740/RX780: DFT_GPIO1 RS780:SUS_STAT
RX780 DFT_GPIO1 mux at GREEN(Ball E18) and change pull low form 150 to 3K.
3 3
DFT_GPIO0: STRAP_DEBUG_BUS_PCIE_ENABLEb
<11> RS780_DFT_GPIO_0 2 1
@ R105 1K_0402_5% RX780: Enables the Test Debug Bus using PCIE bus
1 : Disable ( Can still be enabled using nbcfg register access )
0 : Enable
RS780 use HSYNC to enable SIDE PORT (internal pull high)
RS740/RS780: Enables Side port memory ( RS780 use HSYNC#)
1. Disable (RS740/RS780)
<11,16> CRT_HSYNC 2 1 0 : Enable (RS740/RS780)
R107 3K_0402_5%
2 1 +3VS
R1064 3K_0402_5%
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RS880 STRAPS
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 14 of 56
A B C D E
A B C D E
+3VS +3VS_CLK
R167
+1.2V_HT +VDDCLK_IO
1 2
R168 0_0805_5% 1 1 1 1 1 1 1 1
1 2 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z C445 C446 C447 C448 C449 C450 @ C451
0_0805_5% C444
1 1 1 1 1 1
10U_0805_10V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 1U_0402_6.3V4Z
C452 C453 C454 C455 C456 C457 2 2 2 2 2 2 2 2
10U_0805_10V4Z
2 2 2 2 2 2
0.1U_0402_16V4Z 0.1U_0402_16V4Z 1 1 1 1
C458 C459 C460 C461
1 1
0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z
2 2 2 2
CLK_48M_USB
+3VS_CLK
CLK_XTAL_OUT @ 1 R380 2 RS780 1.1V 200R/100R 12P_0402_50V8J
R1105 175_0402_1% 90.9_0402_1% 2
2 1
CLK_XTAL_IN R1106
CLK_14M_SB <19> 2
110_0402_5% 01/23 14.318MHz For SB710 reference C1076
Y2 CLK_NBHT <11>
+3VS_CLK
+3VS_CLK
NB_OSC_14.318M_R
C1123 2
CLK_NBHT# <11> NB
12P_0402_50V8J
CLK_48M_USB_R
2 1 1 2
CLK_XTAL_OUT
1 2 +3VS_CLK C1075
CLK_CPU_BCLK <6>
CLK_XTAL_IN
14.31818MHZ_20P_6X1430004201 R174 8.2K_0402_5% 12P_0402_50V8J
SEL_SATA
1U_0402_6.3V4Z
2
27M_SEL
1 1
2 C464 C465 CLK_CPU_BCLK_R R186 2
1 2
R946 0_0402_1% @ 261_0402_1% CPU
22P_0402_50V8J 22P_0402_50V8J CLK_CPU_BCLK#_R 1 2
2 2 R945 0_0402_1%
1
+3VS_CLK
CLK_CPU_BCLK# <6>
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
Routing the trace at least 10mil U10
1
VSS_48
48MHz_0
48MHz_1
VDD_48
REF_0/SEL_HTT66
REF_2/SEL_27
HTT_0/66M_0
HTT_0#/66M_1
PD#
CPU_K8_0
CPU_K8_0#
XTAL_OUT
VSS_REF
VDD_REF
VDD_HTT
VSS_HTT
REF_1/SEL_SATA
GND
XTAL_IN
C1106
0.1U_0603_25V7K
2
<8,9,20,30> SMB_CK_CLK0 1 SCL VDD_CPU 54 +3VS_CLK
<8,9,20,30> SMB_CK_DAT0 2 53 +VDDCLK_IO
SDA VDD_CPU_I/O
+3VS_CLK 3 52
VDD_DOT VSS_CPU CLKREQ_NCARD#
4 51
SRC_7#/27M CLKREQ_1# CLKREQ_MCARD2# CLKREQ_NCARD# <26>
5 50
SRC_7/27M_SS CLKREQ_2# CLKREQ_MCARD2# <26>
6 49 +3VS_CLK
VSS_DOT VDD_A
7 48
SRC_5# VSS_A
8 SRC_5 VSS_SATA 47
PA_RS7X0A1 <11> CLK_SBLINK_BCLK# 9
SRC_4# SRC_6/SATA
46 CLK_SBSRC_BCLK <19> PA_RS7X0A1
SB LINK <11> CLK_SBLINK_BCLK 10
SRC_4 SRC_6#/SATA#
45 CLK_SBSRC_BCLK# <19> SB SRC
11 44 +3VS_CLK
VSS_SRC VDD_SATA CLKREQ_MCARD1#
+VDDCLK_IO 12 43 CLKREQ_MCARD1# <26>
VDD_SRC_IO CLKREQ_3# CLKREQ4
<26> CLK_PCIE_MCARD1# 13 42
SRC_3# CLKREQ_4#
MiniCard_1 <26> CLK_PCIE_MCARD1 14
SRC_3 SB_SRC_SLOW#
41 1 2 +3VS_CLK
<26> CLK_PCIE_MCARD2# 15 40 R372 10K_0402_5% For ICS need to pull high.
SRC_2# SB_SRC_0
MiniCard_2 <26> CLK_PCIE_MCARD2 16
SRC_2 SB_SRC_0#
39 For SLG is NC
+3VS_CLK 17 38 +3VS_CLK
VDD_SRC VDD_SB_SRC
+VDDCLK_IO 18 37 +VDDCLK_IO
VDD_SRC_IO VDD_SB_SRC_IO
VSS_SB_SRC
VDD_ATIG_IO
ATIGCLK_2#
ATIGCLK_1#
ATIGCLK_0#
CLKREQ_0#
SB_SRC_1#
ATIGCLK_2
ATIGCLK_1
ATIGCLK_0
SB_SRC_1
VDD_ATIG
3 3
VSS_ATIG
VSS_SRC
SRC_1#
SRC_0#
SRC_1
SRC_0
SLG8SP626VTR_QFN72_10x10
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
CLKREQ_NCARD# 1 2
+3VS_CLK +3VS_CLK
R324 8.2K_0402_5%
CLKREQ_MCARD2# 1 2
R325 8.2K_0402_5%
CLKREQ_MCARD1# 1 2
2
R326 8.2K_0402_5%
+VDDCLK_IO
+3VS_CLK
@ R179 CLKREQ_LAN# 1 2
8.2K_0402_5% R1039 8.2K_0402_5%
CLKREQ4 1 2
R1045 @ 8.2K_0402_5%
NBGFX_CLK <11>
1
+3VS_CLK
SEL_SATA NBGFX_CLK# <11> NB GFX
CLK_PCIE_MCARD0 <27>
CLK_PCIE_MCARD0# <27> Card Reader
2
CLKREQ_LAN#
CLKREQ_LAN# <25>
R181 R180
CLK_PCIE_LAN <25>
8.2K_0402_5% 8.2K_0402_5% GLAN NB CLOCK INPUT TABLE
CLK_PCIE_LAN# <25>
NB CLOCKS RX780 RS780
CLK_PCIE_NCARD <26>
1
NB_OSC_14.318M
1 configure as single-ended 66MHz output Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
0* configure as differential 100MHz output
* default
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Clock generator
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 15 of 56
A B C D E
A B C D E
1
CRT CONNECTOR 1
1
@ D35 @ D37 @ D34 1
RB491D_SOT23 1A_6VDC_MINISMDC110
C475
0.1U_0402_16V4Z
+3VS 2
DAN217_SC59 DAN217_SC59DAN217_SC59
3
JCRT
6
L47 RGND
11 ID0
<11> RED R ED 1 2 RED_L 1
BLM15AG121SN1D_0402 Red
7
L48 D_DDCDATA GGND
12
GREEN GREEN_L SDA
<11> GREEN 1 2 2 Green
BLM15AG121SN1D_0402 8
L49 H S YNC BGND +CRT_VCC
13
BLUE BLUE_L Hsync
<11> BLUE 1 2 3 Blue
BLM15AG121SN1D_0402 +CRT_VCC 9
+5V
6P_0402_50V8K
6P_0402_50V8K
6P_0402_50V8K
6P_0402_50V8K
6P_0402_50V8K
6P_0402_50V8K
VSYNC 14 1
Vsync
1 1 1 4 res
1
75_0402_1%
75_0402_1%
75_0402_1%
1 1 1 10 C1107
C471 C859 C469 C858 C476 C472 D_DDCCLK SGND 0.1U_0603_25V7K
15
R214 R211 R217 SCL 2
5
2 2 2 2 GND 2
2 2 2 16
2
GND
17
GND
CONN@ SUYIN_070546FR015S263ZR
RED_L <35>
GREEN_L <35>
+CRT_VCC
+CRT_VCC
D_VSYNC <35>
1
1 2 D_HSYNC <35>
R237 R238 C473
5
1
4.7K_0402_5% 4.7K_0402_5% R100 R218 0.1U_0402_16V4Z
OE#
P
2
A Y
G
<11> UMA_CRT_DAT 1 6 D_DDCDATA U14
D_DDCDATA <35>
Q10A SN74AHCT1G125GW_SOT353-5
3
2N7002DW-7-F_SOT363-6
5
1 2
@ R1023 0_0402_5%
4 3 v0.2 ADD D_DDCCLK 1 2
<11> UMA_CRT_CLK D_DDCCLK <35>
5
1
Q10B @ C477
2N7002DW-7-F_SOT363-6 1 1 0.1U_0402_16V4Z
OE#
P
2 A 4 D_VSYNC R241 1 2 0_0603_5% VSYNC
<11,14> CRT_VSYNC Y
1 2 @ C857 @ C856
10P_0402_50V8J
10P_0402_50V8J
3 @ R1022 0_0402_5% U13 3
470P_0402_50V8J 2 2 470P_0402_50V8J SN74AHCT1G125GW_SOT353-5 1 1
3
v0.2 ADD
@ C474 @ C470
2 2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CRT Connector
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 16 of 56
A B C D E
A B C D E
1
U54
1
PJP4 PJP6
1 PAD-OPEN 2x2m PAD-OPEN 2x2m 1 5 R891 G916-390T1UF 1
VIN VOUT
2 @ 215K_0402_1% C718 install when U54 is
GND
2 L
2
2 3 4 C719 RT9193-39GB
C720 EN BP
1
RT9193-39GB_SOT23-5 1 10U_0805_10V4Z
10U_0805_10V4Z C718 R892 1
1
1
R1013 0.1U_0402_16V4Z @ 100K_0402_1% Close to JLVDS
2 L
2
0_0402_5%
D22
2
@ R1014 4 2 USB20_P5
+USB_CAM VIN IO1
1 2 CAM_SHDN# <21>
0_0402_5% USB20_N5 3 1
IO2 GND
@ PRTR5V0U2X_SOT143-4
+LCDVDD +5VALW
2
2 2
R225 R224 +3VS
220_0402_5% 1M_0402_5%
80mil
6 2
3
S
SI2301BDS-T1-E3_SOT23-3
G
Q45A 2
2N7002DW-7-F_SOT363-6 R222 Q43
2 1 2
100K_0402_5% D
2
1
3
C863 80mil
B+ +LCDVDD
1000P_0402_50V7K
+LCDVDD INVPWR_B+ 5 1
<11> UMA_ENVDD Q45B 1
2
1 2N7002DW-7-F_SOT363-6
4
R276 C487 C491
680P_0402_50V7K L44 C1108 2.2K_0402_5% 4.7U_0805_10V4Z 0.1U_0402_16V4Z
C479 1 2 680P_0402_50V7K 2
FBMA-L11-201209-221LMA30T_0805 2
1
1
1
C480
680P_0402_50V7K
LVDS CONN Ripely 2.0 Support Veri-Bright function
2
2 JLVDS
1 2 LVDS_A2-
1 2 LVDS_A2- <11>
LVDS_A2- C1056 1 2 @ 10P_0402_50V8J LVDS_A2+ 3 4 LVDS_A2+
3 4 LVDS_A2+ <11>
5 6 LVDS_A1- R1084 1 20_0402_5% INV_PWM
5 6 LVDS_A1- <11> <11> NB_PWM
LVDS_A1- C1057 1 2 @ 10P_0402_50V8J LVDS_A1+ 7 8 LVDS_A1+
3 7 8 LVDS_A1+ <11> 3
9 10 LVDS_A0- LVDS_A0- <11>
LVDS_A0- C1058 LVDS_A0+ 9 10 LVDS_A0+
1 2 @ 10P_0402_50V8J 11 11 12 12 LVDS_A0+ <11> <33> EC_PWM
@ R1078 1 20_0402_5%
USB20_P5 13 14 LVDS_ACLK-
<20> USB20_P5 13 14 LVDS_ACLK- <11>
LVDS_ACLK- C1059 1 2 @ 10P_0402_50V8J LVDS_ACLK+ USB20_N5 15 16 LVDS_ACLK+
<20> USB20_N5 15 16 LVDS_ACLK+ <11>
17 18
17 18
19 20
19 20
21 22
+3VS 21 22 DMIC_DAT +5VS
23 24 DMIC_DAT <28>
23 24 DMIC_CLK R491
25 26 DMIC_CLK <28>
25 26
27 27 28 28 1 2 100_0805_5%
29 30 INV_PWM
29 30
1
C481 31 32 BKOFF#
31 32 BKOFF# <33>
33 34 DAC_BRIG
33 34 DAC_BRIG <33>
35 36 +USB_CAM
2
680P_0402_50V7K
680P_0402_50V7K
41 42 BKOFF# 1 2
GND GND @ 4.7K_0402_5% R483
1 1
680P_0402_50V7K
680P_0402_50V7K
ACES_88242-4001
C482
C483
CONN@ LCD_DDC_CLK 1 2
C866
C867
4.7K_0402_5% R274
9/20 SP02000EA00/SP02000BW00 2 2
2
2
@ @ LCD_DDC_DAT 1 2
@ @ 4.7K_0402_5% R275
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
LCD CONN. / WebCam
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 17 of 56
A B C D E
A B C D E
+3VS +HDMI_5V_OUT
2
R176 R209
4.7K_0402_5% 4.7K_0402_5%
1 R210 R236 1
2
+HDMI_5V_OUT 6.8K_0402_5% 6.8K_0402_5%
1
HDMI_HPD 1 6 HDMI_SDATA
C851 <11> HDMIDAT_UMA Q134A
2
2 1 +3VS 2N7002DW-7-F_SOT363-6
2
R615 2 @ R1019
5
1
5
0.1U_0402_16V4Z 2.2K_0402_5% C850 1 2
1 R628 0_0402_5%
OE#
P
2 4 100K_0402_5% 0.1U_0402_16V4Z 4 3 v0.2 ADD HDMI_SCLK
A Y HPD <11> 1 <11> HDMICLK_UMA Q134B
1
G
U39 2N7002DW-7-F_SOT363-6
SN74AHCT1G125GW_SOT353-5
3
@ R1018
1 2
0_0402_5%
v0.2 ADD
2 2
HDMI_TX2-
1
1 2
2
HDMI Connector
C852 1 2 0.1U_0402_16V7K
<10> TMDS_B_DATA2# HDMI_TX2+ +HDMI_5V_OUT
C853 1 2 0.1U_0402_16V7K 4 3
<10> TMDS_B_DATA2 4 3 JHDMI
WCM-2012-900T_4P 18 +5V
HDMI_TX0- 1 2 HDMI_R_D0- HDMI_SDATA 16 SDA 13
3 HDMI_CLK- HDMI_TX0- HDMI_TX1- HDMI_TX2- @ R116 0_0402_5% HDMI_SCLK CEC 3
15 SCL Reserved 14
HDMI_CLK+ HDMI_TX0+ HDMI_TX1+ HDMI_TX2+ HDMI_HPD 19 HP_DET
2
HDMI_R_CK- GND
12 CK- GND 5
2
1
2
2
2
2
1
1
1
1
D2+ DDC/CEC_GND
4 3
4 3
WCM-2012-900T_4P CONN@ SUYIN_100042MR019S153ZL
HDMI_TX1- 1 2 HDMI_R_D1-
@ R118 0_0402_5%
1
D
1/19 Use one mos to instead of two dule MOS design
2 Q173
G
S 2N7002_SOT23-3 HDMI_TX2+ 1 2 HDMI_R_D2+
3
2
@ R119 0_0402_5%
R1104 L88
100K_0402_5% 1 2
1 2
1
4 4 3 3
WCM-2012-900T_4P
HDMI_TX2- 1 2 HDMI_R_D2-
@ R120 0_0402_5%
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HDMI
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 18 of 56
A B C D E
A B C D E
+3VALW
C506
2 1 Check AMD need pull low or not
5
@ 0.1U_0402_16V4Z U16
2 1 2 NB_RST#_R U15A
P
B
Y 4 PLT_RST# PLT_RST# <11,14,25,26,27,32,33>
R300 @ 8.2K_0402_5%
SB700
NB_RST#_R 1 NB_RST#_R N2 P4
A A_RST# PCICLK0
G
@ NC7SZ08P5X_NL_SC70-5 Part 1 of 5 P3
C492 0.1U_0402_16V7K SB_RX0P_C PCICLK1
<10> SB_RX0P 1 2 V23 P1 PCICLK2 <23>
3
C493 0.1U_0402_16V7K SB_RX0N_C PCIE_TX0P PCICLK2 CLK_PCI_SIO_R R301 1 0_0402_5% PCI_CLK3
<10> SB_RX0N 1 2 V22 P2 2
PC I CLKS
SB_RX1P_C PCIE_TX0N PCICLK3 PCI_CLK3 <23>
C494 1 2 0.1U_0402_16V7K V24 T4
<10> SB_RX1P SB_RX1N_C PCIE_TX1P PCICLK4 PCI_CLK4 <23>
C495 1 2 0.1U_0402_16V7K V25 T3
<10> SB_RX1N SB_RX2P_C PCIE_TX1N PCICLK5/GPIO41 PCI_CLK5 <23>
2 1 C496 1 2 0.1U_0402_16V7K U25
<10> SB_RX2P PCIE_TX2P
R312 33_0402_5% C497 1 2 0.1U_0402_16V7K SB_RX2N_C U24
1 <10> SB_RX2N SB_RX3P_C PCIE_TX2N 1
C498 1 2 0.1U_0402_16V7K T23
<10> SB_RX3P SB_RX3N_C PCIE_TX3P
C499 1 2 0.1U_0402_16V7K T22 N1
<10> SB_RX3N PCIE_TX3N PCIRST#
<10> SB_TX0P U22
PCIE_RX0P
PCI INTERFACE
CBE2# CLK_PCI_SIO
P17 Y1 1 2
CPU_HT_CLKP CBE3#
M18 CPU_HT_CLKN FRAME# AA6
W5 C1087 12P_0402_50V8J
DEVSEL# CLK_PCI_EC
M23 SLT_GFX_CLKP IRDY# AA5 1 2
M22 Y5
SLT_GFX_CLKN TRDY#
PAR U6
J19 W6
GPP_CLK0P STOP#
J18 W4
GPP_CLK0N PERR#
V7 PCI_SERR# <33>
SERR#
L20 AC3
GPP_CLK1P REQ0#
L19 AD4
@ R314 20M_0402_5% GPP_CLK1N REQ1#
AB7
REQ2#
1 2 M19 GPP_CLK2P REQ3#/GPIO70 AE6
M20 AB6 PAD T15
GPP_CLK2N REQ4#/GPIO71
C643 AD2
GNT0#
01/23 14.318MHz for SB710 reference N22
GPP_CLK3P GNT1#
AE4
1 2 SB_32KHI P22 AD5
GPP_CLK3N GNT2#
CLO CK GENERATOR
AC6
GNT3#/GPIO72 LPCCLK1
18P_0402_50V8J Y3 1 2 L18 AE5 PAD T16 R308 1 2 33_0402_5% CLK_PCI_SIO CLK_PCI_SIO <32>
25M_48M_66M_OSC GNT4#/GPIO73
1
INTF#/GPIO34
AE2
3 SB_32KHO INTG#/GPIO35 3
1 2 2 1 J20 14M_X2 INTH#/GPIO36 AE3 PCI_PIRQH# R967 2 1 0_0402_5% ACCEL_INT <30>
@ R1109 1K_0402_5%
18P_0402_50V8J R302 33_0402_5%
LPCCLK0 G22 CLK_PCI_EC_R 1 2 CLK_PCI_EC CLK_PCI_EC <23,33>
Close to SB E22 LPCCLK1 LPCCLK1 <23>
SB_32KHI LPCCLK1
A3
X1 LAD0
H24 LPC_AD0 <32,33> STRAP PIN
LAD1
H23 LPC_AD1 <32,33> EC & Debug
J25 LPC_AD2 <32,33>
LAD2
J24 LPC_AD3 <32,33>
LAD3
+1.8VS 2 1 CPU_LDT_REQ# SB_32KHO B3 X2 LFRAME# H25 LPC_FRAME# <32,33>
RTC XTAL
L PC
1 2 1 2 1 R876 JBATT1
0_0402_5% 218-0660011 A14 SB7_FCBGA528 1 1 3 1 2 W=20mils 1
W=20mils 1
W=20mils 2
2
2
R1079 9/20 SA00001S510 S IC 218S7EALA11FG SB700 BGA 528P SB 0FH C509 C510 DAN202U_SC70 1K_0402_5% 3
J1 GND
1 2 4
2
<43> H_PWRGD 2 2 GND
@ JUMP_43X39
0_0402_5% 1U_0402_6.3V4Z CONN@ ACES_85205-02001
1
+RTCBATT_R
0.1U_0402_16V4Z 9/20 SP020008T00
1
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SB710-PCIE/PCI/ACPI/LPC/RTC
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 19 of 56
A B C D E
A B C D E
<11> NB_PWRGD
R1052 2 1 NBPWRGD
0_0402_5%
R1053 2 1
@ 100_0402_5%
For SB700 A11 divider to U15D
1.8V for RS & RX780
SB700 Part 4 of 5
E1
PCI_PME#/GEVENT4#
E2 RI#/EXTEVNT0# USBCLK/14M_25M_48M_OSC C8 CLK_48M_USB <15>
1 demo circuit LID use RI# 1
H7 SLP_S2/GPM9#
F5 G8 USB_RCOMP 1 2
+3VS <33> SLP_S3# SLP_S3# USB_RCOMP
G1 11.8K_0402_1% R323
USB MISC
SUS_STAT# <33> PWRBTN_OUT# PWR_BTN#
1 2 <6,33,43> SB_PWRGD H1
R388 4.7K_0402_5% SUS_STAT# PWR_GOOD
<11> SUS_STAT# K3 SUS_STAT#
SB_TEST2 H5 E6
SB_TEST1 TEST2 USB_FSD13P
H4 TEST1 USB_FSD13N E7
+3VALW SB_TEST0 H3 TEST0
U SB 1.1
SB_TEST2 <33> GATEA20 Y15
GA20IN/GEVENT0# USB_FSD12P
F7 Touch Screen (delete)
1 2 <33> KB_RST# W15 KBRST#/GEVENT1# USB_FSD12N E8
R320 @ 2.2K_0402_5% K4
SB_TEST1 <33> EC_SCI# LPC_PME#/GEVENT3# USB20_P11
1 2 <33> EC_SMI# K24 LPC_SMI#/EXTEVNT1# USB_HSD11P H11 USB20_P11 <26>
R321 @ 2.2K_0402_5% PAD T19 F1 J10 USB20_N11 USB-11 New Card
SB_TEST0 S3_STATE/GEVENT5# USB_HSD11N USB20_N11 <26>
1 2 J2
R322 @ 2.2K_0402_5% PCIE_WAKE# SYS_RESET#/GPM7# USB20_P10
H6 E11 USB20_P10 <26>
WAKE#/GEVENT8# USB_HSD10P USB20_N10
F2
H_THERMTRIP# J6 BLINK/GPM6# USB_HSD10N F11 USB20_N10 <26> USB-10 MiniCard(TV or WWAN)
+3VS <6> H_THERMTRIP# SMBALERT#/THRMTRIP#/GEVENT2#
NBPWRGD W14 A11
NB_PWRGD USB_HSD9P
SMB_CK_CLK0 EC_RSMRST# USB_HSD9N
B11 USB-9 Card Reader (delete)
R328 1 2 1.2K_0402_5% D3
<33> EC_RSMRST# RSMRST# USB20_P8
C10 USB20_P8 <26>
USB_HSD8P
2
R329 1 2 1.2K_0402_5% SMB_CK_DAT0 SB700 has internal PD D10 USB20_N8 USB-8 MiniCard(WLAN)
USB_HSD8N USB20_N8 <26>
R327
CH751H-40PT_SOD323-2 2.2K_0402_5% AE18 G11 USB20_P7
SATA_IS0#/GPIO10 USB_HSD7P USB20_P7 <31>
1 2 EC_RSMRST# AD18 H12 USB20_N7 USB-7 Fingerprint
+3VALW <39,41> 3/5V_OK CLK_REQ3#/SATA_IS1#/GPIO6 USB_HSD7N USB20_N7 <31>
D58 AA19
1
SMARTVOLT1/SATA_IS2#/GPIO4 USB20_P6
W17 E12 USB20_P6 <31>
R331 SMB_CK_CLK1 CLK_REQ0#/SATA_IS3#/GPIO0 USB_HSD6P USB20_N6
1 2 2.2K_0402_5% V17 CLK_REQ1#/SATA_IS4#/FANOUT3/GPIO39 USB_HSD6N E14 USB20_N6 <31> USB-6 Bluetooth
W20 CLK_REQ2#/SATA_IS5#/FANIN3/GPIO40
R332 1 2 2.2K_0402_5% SMB_CK_DAT1 W21 C12 USB20_P5
<28> SB_SPKR
U SB 2.0
SMB_CK_CLK0 SPKR/GPIO2 USB_HSD5P USB20_N5 USB20_P5 <17>
2 <8,9,15,30> SMB_CK_CLK0
SMB_CK_DAT0
AA18
SCL0/GPOC0# USB_HSD5N
D12 USB20_N5 <17> USB-5 USB Camera 2
<8,9,15,30> SMB_CK_DAT0 W18 SDA0/GPOC1#
SMB_CK_CLK1 K1 B12
<26> SMB_CK_CLK1 SMB_CK_DAT1 SCL1/GPOC2# USB_HSD4P
+3VALW <26> SMB_CK_DAT1 K2
SDA1/GPOC3# USB_HSD4N
A12 USB-4 Left side
AA20 DDC1_SCL/GPIO9
+3VS Y18 G12 USB20_P3
GPIO
R83 DDC1_SDA/GPIO8 USB_HSD3P USB20_N3 USB20_P3 <35>
C1
LLB#/GPIO66 USB_HSD3N
G14 USB20_N3 <35> USB-3 Dock
2
1 2 SB_GPIO5 Y19
R540 10K_0402_5% SMARTVOLT2/SHUTDOWN#/GPIO5 USB20_P2
G5 H14 USB20_P2 <31>
10K_0402_5% DDR3_RST#/GEVENT7# USB_HSD2P USB20_N2
USB_HSD2N H15 USB20_N2 <31> USB-2 Left Side
A13 USB20_P1
USB20_P1 <31>
1
USB_HSD1P USB20_N1
PCIE_WAKE# USB_HSD1N
B13 USB20_N1 <31> USB-1 Right side
2 1
<25> LAN_PCIE_WAKE# R993 47_0402_5% USB20_P0
B14 USB20_P0 <31>
USB_HSD0P USB20_N0
<26> MINI_PCIE_WAKE#
2
R994
1
@ 0_0402_5%
B9
USB_OC6#/IR_TX1/GEVENT6# USB_HSD0N
A14 USB20_N0 <31> USB-0 Right side (S/W Debug Port)
B8
USB_OC5#/IR_TX0/GPM5#
A8 A18
USB OC
R82 0_0402_5% USB_OC4#/IR_RX0/GPM4# KSO_16
<33> EC_LID_OUT# A9 B18
EXP_CPPE# USB_OC3#/IR_RX1/GPM3# KSO_17
<26> EXP_CPPE# 1 2 E5 F21
CR_CPPE# USB_OC2#/GPM2# IMC_PWM0/IMC_GPIO10
<27> CR_CPPE# 1 2 F8 USB_OC1#/GPM1# SCL2/IMC_GPIO11 D21
R333 33_0402_5% 1 2 R81 0_0402_5% E4 F19
<28> HDA_BITCLK_CODEC USB_OC0#/GPM0# SDA2/IMC_GPIO12
R334 33_0402_5% 1 2 HDABITCLK 1 2 HDA_BITCLK E20
<34> HDA_BITCLK_MDC SCL3_LV/IMC_GPIO13
R335 33_0402_5% 1 2 R1080 0_0402_5% M1 E21
<34> HDA_SDOUT_MDC AZ_BITCLK SDA3_LV/IMC_GPIO14
R336 33_0402_5% 1 2 HDA_SDOUT M2 E19
<28> HDA_SDOUT_CODEC HDA_SDIN0 AZ_SDOUT IMC_PWM1/IMC_GPIO15
<28> HDA_SDIN0 HDA_SDIN1
J7
AZ_SDIN0/GPIO42 IMC_PWM2/IMC_GPO16
D19 STRAP PIN
GPIO16 <23>
<34> HDA_SDIN1 J8
AZ_SDIN1/GPIO43 IMC_PWM3/IMC_GPO17
E18 STRAP PIN
GPIO17 <23>
L8 AZ_SDIN2/GPIO44
H D AUDIO
M3 G20
R337 33_0402_5% HDA_SYNC AZ_SDIN3/GPIO46 KSI_0
<34> HDA_SYNC_MDC 1 2 L6 G21
R338 33_0402_5% AZ_SYNC KSI_1
<28> HDA_SYNC_CODEC 1 2 M4 D25
AZ_RST# KSI_2
L5 D24
R339 33_0402_5% HDARST# AZ_DOCK_RST#/GPM8# KSI_3
1 2 C25
INTEGRATED uC
3 <28> HDA_RST#_CODEC KSI_4 3
R340 33_0402_5% 1 2 C24
<34> HDA_RST#_MDC KSI_5
PAD T41 KSI_6 B25
C23
KSI_7
<23,33> HDARST#
STRAP PIN KSO_0
B24
B23
KSO_1
A23
KSO_2
C22
KSO_3
A22
KSO_4
KSO_5 B22
KSO_6 B21
C1088 82P_0402_50V8J A21
HDA_BITCLK_CODEC KSO_7
1 2 H19 PS2_DAT KSO_8 D20
H20 C20
C1089 82P_0402_50V8J PS2_CLK KSO_9
H21 A20
INTEGRATED uC
HDA_BITCLK_MDC SPI_CS2#/IMC_GPIO2 KSO_10
1 2 F25 B20
IDE_RST#/F_RST#/IMC_GPO3 KSO_11
B19
C1090 82P_0402_50V8J KSO_12
D22 A19
HDA_SDOUT_MDC PS2KB_DAT KSO_13
1 2 E24 D18
PS2KB_CLK KSO_14
E25 C18
C1091 82P_0402_50V8J PS2M_DAT KSO_15
D23
HDA_SDOUT_CODEC PS2M_CLK
1 2
+3VS
@ U66
7 VDD 1 HDA_BITCLK
CLKIN
4 HDABITCLK 4
6 2
@ R1081 CLKOUT NC
2 1 5
10K_0402_5% SSON NC 8
@ R1082 +3VS 03/05 Add SSC circuit for HDA_BITCLK.
1
@C1122 4 3 2 1
GND SS 10K_0402_5%
2
0.1U_0402_16V4Z ASM3P623S00BF-08TR_TSSOP8
2 @ R1083
10K_0402_5% Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
SB710 USB/AC97
1
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 20 of 56
A B C D E
A B C D E
1
Y4
R341
25MHz_20pF_6X25000017 10M_0402_5%
2
10P_0402_50V8J 2 1 C517 SATA_X2
1 1
U15B
ATA 66/100/133
IDE_D2/GPIO17 AE22
<31> SATA_RXN2_C AE12 AC22
SATA_RX2N IDE_D3/GPIO18
<31> SATA_RXP2_C AD12 AD21
SATA_RX2P IDE_D4/GPIO19
C518 1 2 0.01U_0402_25V7K SATA_STX_DRX_P3 AD13
IDE_D5/GPIO20
AE20
AB20
Qimonda 0 0 1
<24> SATA_TXP3 SATA_TX3P IDE_D6/GPIO21
C519 1 2 0.01U_0402_25V7K SATA_STX_DRX_N3 AE13 AD19
<24> SATA_TXN3 SATA_TX3N IDE_D7/GPIO22
AE19
SERIAL ATA
IDE_D8/GPIO23
<24> SATA_RXN3_C AB14
AC14
SATA_RX3N IDE_D9/GPIO24 AC20
AD20
Samsung 0 1 0
<24> SATA_RXP3_C SATA_RX3P IDE_D10/GPIO25
AE21
IDE_D11/GPIO26
AE14 SATA_TX4P IDE_D12/GPIO27 AB22
AD14 SATA_TX4N IDE_D13/GPIO28 AD22
AD15
IDE_D14/GPIO29
AE23
AC23
LFB_ID0 to LFB_ID2 got internal PU 10K to S5.
2 SATA_RX4N IDE_D15/GPIO30 2
AE15 SATA_RX4P LFB_ID2 R344 1 2 1K_0402_5%
AB16 R1032
SATA_TX5P LFB_ID1 R367 1
AC16 SATA_TX5N +3VALW 1 2 2 10K_0402_5%
G6 @ 1K_0402_5%
SPI_DI/GPIO12 LFB_ID0 R345 1
AE16 D2 +3VALW 1 2 2 10K_0402_5%
SATA_RX5N SPI_DO/GPIO11 @ 1K_0402_5%
AD16 SATA_RX5P SPI_CLK/GPIO47 D1
F4 R1033
SPI ROM
SATA_CAL SPI_HOLD#/GPIO31
2 1 V12 SATA_CAL SPI_CS1#/GPIO32 F3
R342 1K_0402_1%
SATA_X1 Y12 U15
R343 10K_0402_5% SATA_X1 LAN_RST#/GPIO13
J1
SATA_X2 ROM_RST#/GPIO14
+3VS 1 2 AA12 SATA_X2
M8
FANOUT0/GPIO3
<34> SATA_LED# W11 M5 CR_WAKE# <27>
+1.2V_HT SATA_ACT#/GPIO67 FANOUT1/GPIO48 +3VALW
M7
L54 FANOUT2/GPIO49
2 1 +PLLVDD_SATA AA11 P5
BLM18PG121SN1D_0603 PLLVDD_SATA FANIN0/GPIO50
P8 HDD_HALTLED# <34>
FANIN1/GPIO51
SATA PWR
2 2 W12 XTLVDD_SATA FANIN2/GPIO52 R8 SB_INT_FLASH_SEL
1
C522 C523 C6 THERMAL_DC R1062 1 2 0_0402_5% R1071
1U_0402_6.3V4Z TEMP_COMM
1U_0402_6.3V4Z B6 WLOFF# <26>
1 1 TEMPIN0/GPIO61 150K_0402_5%
A6 BT_COMBO_EN# <26>
TEMPIN1/GPIO62
A5 WWOFF# <26>
2
TEMPIN2/GPIO63
B5 EC_THERM# <33>
TEMPIN3/TALERT#/GPIO64
HW MONITOR
+3VS A4 AC_IN_SB 2 1
VIN0/GPIO53 AC_IN <33,38>
L55 B4 D56
+XTLVDD_SATA VIN1/GPIO54 BT_OFF <31>
2 1 C4 CH751H-40PT_SOD323-2
VIN2/GPIO55 CAM_SHDN# <17>
BLM18PG121SN1D_0603 2 D4
VIN3/GPIO56 LFB_ID0
D5
3 C524 VIN4/GPIO57 LFB_ID1 3
VIN5/GPIO58 D6
1U_0402_6.3V4Z LFB_ID2
1 VIN6/GPIO59 A7
B7
02/18 Add R1071 and D56 to connect to AC_IN.
VIN7/GPIO60
+3VALW
L56
F6 +SB_AVDD 2 1
AVDD BLM18PG121SN1D_0603
1 1
G7
AVSS C526
2.2U_0603_6.3V4Z
2 2
218-0660011 A14 SB7_FCBGA528
C525
0.1U_0402_16V4Z
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SB710 SATA/IDE/SPI
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 21 of 56
A B C D E
A B C D E
L 0.6A/50mil/4vias U15E
U15C 1 2 +1.2VALW
0.45A/40mil/3vias ? R592 @ 0_0805_5%
L SB700 +1.2V_SB_CORE
+3VS L9
M9
VDDQ_1
Part 3 of 5
VDD_1 L15
M12
1
R593
2
0_0805_5%
+1.2V_HT SB700 A2
VDDQ_2 VDD_2 VSS_1
2 1 T15 VDDQ_3 VDD_3 M14 1 2 VSS_2 A25
1 C528 22U_0805_6.3V6M 10U_0805_6.3V6M C529 1
U9 N13 B1
CORE S0
C531 1U_0402_6.3V4Z VDDQ_4 VDD_4 1U_0402_6.3V4Z C532 VSS_3
1 2 U16 VDDQ_5 VDD_5 P12 2 1 VSS_4 D7
C530 1 2 1U_0402_6.3V4Z U17 P14 1U_0402_6.3V4Z 2 1 C534 T10 F20
VDDQ_6 VDD_6 AVSS_SATA_1 VSS_5
PCI/GPIO I/O
C533 1 2 1U_0402_6.3V4Z V8 R11 1U_0402_6.3V4Z 2 1 C538 U10 G19
C549 1U_0402_6.3V4Z VDDQ_7 VDD_7 1U_0402_6.3V4Z C537 AVSS_SATA_2 VSS_6
1 2 W7 R15 2 1 U11 H8
C535 1U_0402_6.3V4Z VDDQ_8 VDD_8 0.1U_0402_16V4Z C527 AVSS_SATA_3 VSS_7
1 2 Y6 VDDQ_9 VDD_9 T16 2 1 U12 AVSS_SATA_4 VSS_8 K9
C539 1 2 1U_0402_6.3V4Z AA4 0.1U_0402_16V4Z 2 1 C540 V11 K11
C541 0.1U_0402_16V4Z VDDQ_10 AVSS_SATA_5 VSS_9
1 2 AB5 VDDQ_11 V14 AVSS_SATA_6 VSS_10 K16
C542 1 2 0.1U_0402_16V4Z AB21 W9 L4
VDDQ_12 AVSS_SATA_7 VSS_11
Y9 L7
AVSS_SATA_8 VSS_12
L 0.45A/30mil/3vias Y11 AVSS_SATA_9 VSS_13 L10
IDE/FLSH I/O
CLKGEN I/O
C543 @ 22U_0805_6.3V6M AE25 L25 C546 1 2 1U_0402_6.3V4Z AB13 M10
C544 VDD33_18_4 CKVDD_1.2V_4 AVSS_SATA_15 VSS_19
1 2 @ 1U_0402_6.3V4Z C545 1 2 1U_0402_6.3V4Z AB15 M11
C547 AVSS_SATA_16 VSS_20
1 2 @ 1U_0402_6.3V4Z C548 2 1 0.1U_0402_16V4Z AB17 AVSS_SATA_17 VSS_21 M13
C536 1 2 @ 1U_0402_6.3V4Z C551 2 1 0.1U_0402_16V4Z AC8 M15
C550 10U_0805_10V4Z AVSS_SATA_18 VSS_22
1 2 AD8 N4
AVSS_SATA_19 VSS_23
AE8 N12
AVSS_SATA_20 VSS_24
VSS_25 N14
+PCIE_VDDR P6
L61 POWER VSS_26
VSS_27
P9
+1.2V_HT 2 1 VSS_28 P10
0_0805_5% A15 P11
AVSS_USB_1 VSS_29
L 0.8A/50mil/4vias P18
PCIE_VDDR_1 +3VALW
B15
AVSS_USB_2 VSS_30
P13
2 1 P19 PCIE_VDDR_2 L 0.1A/30mil/2vias ? C14 AVSS_USB_3 VSS_31 P15
C552 4.7U_0805_10V4Z P20 D8 R1
C553 1U_0402_6.3V4Z PCIE_VDDR_3 +S5_3V AVSS_USB_4 VSS_32
1 2 P21 A17 1 2 D9 R2
PCIE_VDDR_4 S5_3.3V_1 AVSS_USB_5 VSS_33
A-LINK I/O
C555 1 2 1U_0402_6.3V4Z R22 A24 R564 0_0805_5% D11 R4
2 C554 1U_0402_6.3V4Z PCIE_VDDR_5 S5_3.3V_2 AVSS_USB_6 VSS_34 2
1 2 R24 PCIE_VDDR_6 S5_3.3V_3 B17 1 2 D13 AVSS_USB_7 VSS_35 R9
C558 1U_0402_6.3V4Z 22U_0805_6.3V6M C556
GROUND
1 2 R25 J4 D14 R10
C557 0.1U_0402_16V4Z PCIE_VDDR_7 S5_3.3V_4 1U_0402_6.3V4Z 2 C559 AVSS_USB_8 VSS_36
1 2 J5 1 D15 R12
3.3V_S5 I/O
C560 0.1U_0402_16V4Z S5_3.3V_5 1U_0402_6.3V4Z 2 C561 AVSS_USB_9 VSS_37
1 2 S5_3.3V_6 L1 1 E15 AVSS_USB_10 VSS_38 R14
L2 1U_0402_6.3V4Z 2 1 C562 F12 T11
+1.2V_SATA S5_3.3V_7 0.1U_0402_16V4Z 2 C563 AVSS_USB_11 VSS_39
1 F14 T12
L63 0.1U_0402_16V4Z 2 C564 AVSS_USB_12 VSS_40
1 G9 AVSS_USB_13 VSS_41 T14
+1.2V_HT 2 1 AA14 0.1U_0402_16V4Z 2 1 C565 H9 U4
0_0805_5% AVDD_SATA_1 +1.2VALW AVSS_USB_14 VSS_42
AB18 AVDD_SATA_4 H17 AVSS_USB_15 VSS_43 U14
L <1.25A/50mil/4vias AA15
AVDD_SATA_2 +S5_1.2V L64 0_0603_5%
J9
AVSS_USB_16 VSS_44
V6
2 1 AA17 G2 J11 Y21
CORE S5
AVDD_SATA_3 S5_1.2V_1 AVSS_USB_17 VSS_45
SATA I/O
C566 22U_0805_6.3V6M AC18 G4 J12 AB1
C567 1U_0805_16V7K AVDD_SATA_5 S5_1.2V_2 +1.2VALW 1U_0402_6.3V4Z AVSS_USB_18 VSS_46
1 2 AD17 AVDD_SATA_6 2 1 C569 J14 AVSS_USB_19 VSS_47 AB19
C568 1 2 1U_0805_16V7K AE17 0.1U_0402_16V4Z 2 1 C570 J15 AB25
C571 0.1U_0402_16V4Z AVDD_SATA_7 +1.2_USB L65 0_0603_5% AVSS_USB_20 VSS_48
1 2 K10 AE1
C572 0.1U_0402_16V4Z AVSS_USB_21 VSS_49
1 2 A10 K12 AE24
USB_PHY_1.2V_1 AVSS_USB_22 VSS_50
B10 1 2 K14
USB_PHY_1.2V_2 10U_0805_10V4Z C573 AVSS_USB_23
K15
1U_0402_6.3V4Z 2 C574 AVSS_USB_24
1 P23
1U_0402_6.3V4Z 2 C575 PCIE_CK_VSS_9
L C567,C568 change to 1U_0402 when SI-2 1 PCIE_CK_VSS_10 R16
R19
+AVDD_USB PCIE_CK_VSS_11
T17
L66 PCIE_CK_VSS_12
U18
+V5_VREF 1K_0402_5% 2 PCIE_CK_VSS_13
+3VALW 2 1 A16 AE7 1 R346 +5VS H18 U20
0_0805_5% AVDDTX_0 V5_VREF D14 PCIE_CK_VSS_1 PCIE_CK_VSS_14
B16 J17 V18
L <1.25A/50mil/4vias? C16
AVDDTX_1
AVDDTX_2 AVDDCK_3.3V
J16 +AVDDCK_3.3V
2 2
1 2 +3VS J22
PCIE_CK_VSS_2
PCIE_CK_VSS_3
PCIE_CK_VSS_15
PCIE_CK_VSS_16
V20
C576 1 2 10U_0805_10V4Z D16 C578 C579 K25 V21
C577 10U_0805_10V4Z AVDDTX_3 +AVDDCK_1.2V0.1U_0402_16V4Z 1U_0603_10V4Z CH751H-40PT_SOD323-2 PCIE_CK_VSS_4 PCIE_CK_VSS_17
1 2 D17 K17 M16 W19
PLL
0.1U_0402_16V4Z 2 1 C586
218-0660011 A14 SB7_FCBGA528
L68
+AVDDCK_1.2V 2 1 +1.2V_HT
0_0805_5%
2.2U_0603_6.3V4Z 2 1 C587
0.1U_0402_16V4Z 2 1 C588
L69
+AVDDCK_3.3V 2 1 +3VS
0_0805_5%
2.2U_0603_6.3V4Z 2 1 C589
0.1U_0402_16V4Z 2 1 C590
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SB710 PWR/GND
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 22 of 56
A B C D E
A B C D E
REQUIRED STRAPS NOTE: SB700 HAS INTERNAL 15K PULL UP RESISTOR FOR RTC_CLK
PCI_CLK2 PCI_CLK3 PCI_CLK4 PCI_CLK5 AZ_RST_CD# LPC_CLK1 RTC_CLK LPC_CLK0 GP17 GP16
PULL BOOTFAIL USE RESERVED RESERVED ENABLE PCI CLKGEN INTERNAL EC Internal pull up
1 HIGH TIMER DEBUG MEM BOOT ENABLED RTC ENABLED 1
ENABLED STRAPS H,H = Reserved
DEFAULT
H,L = SPI ROM
EXT. RTC
PULL BOOTFAIL IGNORE DISABLE PCI CLKGEN (PD on X1, EC
LOW TIMER DEBUG MEM BOOT DISABLED apply DISABLED L,H = LPC ROM (Default)
DISABLED STRAPS 32KHz to DEFAULT L,L = FWH ROM
DEFAULT DEFAULT DEFAULT DEFAULT RTC_CLK)
+3VS +3VS +3VS +3VS +3VALW +3VALW +3VALW +3VALW +3VALW +3VALW
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
R356
R347
R348
R349
R350
R351
R352
R353
R354
R355
2.2K_0402_5%
2
@
@
@ @ @ @ @ @ @
<19> PCICLK2
<19> PCI_CLK3
<19> PCI_CLK4
<19> PCI_CLK5
<19,33> CLK_PCI_EC
<19> LPCCLK1
2 <19> RTC_CLK 2
<20,33> HDARST#
<20> GPIO17
<20> GPIO16
1
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
R363
R365
R366
R357
R358
R359
R360
R361
R362
R364
2
2
@ @ @ @
DEBUG STRAPS
SB700 HAS 15K INTERNAL PU FOR PCI_AD[28:23]
USE USE PCI USE ACPI USE IDE USE DEFAULT RESERVED
3
PULL LONG PLL BCLK PLL PCIE STRAPS 3
HIGH RESET
DEFAULT DEFAULT DEFAULT DEFAULT DEFAULT
<19> PCI_AD28
<19> PCI_AD27
<19> PCI_AD26
<19> PCI_AD25
<19> PCI_AD24
<19> PCI_AD23
1
1
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
2.2K_0402_5%
R373
R374
R375
R376
R377
R378
2
2
@ @ @ @ @ @
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
SB700 STRAPS
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 23 of 56
A B C D E
A B C D E
HDD Connector
+5VS JP9
1
GND
0.1U_0402_16V4Z
10U_0805_10V4Z
2 SATA_TXP0
A+ SATA_TXP0 <21>
1 1 1 1 3 SATA_TXN0 SATA_TXN0 <21>
A-
C593
C595
4 0.01U_0402_16V7K
1 GND SATA_RXN0 1
C594 C591
B- 5 2 1 C592 SATA_RXN0_C SATA_RXN0_C <21>
6 SATA_RXP0 2 1 C596 SATA_RXP0_C
2 2 2 2 B+ SATA_RXP0_C <21>
7 0.01U_0402_16V7K
0.1U_0402_16V4Z 0.1U_0402_16V4Z GND
Near CONN side.
V33 8 +3VS_HDD1
Pleace near HD CONN (JP23) V33
9
V33 10
GND 11
+3VS +3VS_HDD1 12
@R1009 GND
GND 13
1 2 14
V5
0.1U_0402_16V4Z
10U_0805_10V4Z
0_0805_5% 15 +5VS
V5
1 1 1 1 16
V5
C1032
C1035
17
@ C1033 @ C1034 GND
18
Reserved
GND 19
@ 2 2 2 2 @ 20
0.1U_0402_16V4Z 0.1U_0402_16V4Z V12
V12 21
22
V12
Pleace near HD CONN (JP23)
CONN@ SUYIN_127072FR022G523_RV
Multi-Bay Connector-option
2 2
+5VS
Max 3A
1 10U_0805_10V4Z
1 1 1 PA@ 1
C600 + C601 C604
C602 C603
PA@ PA@ PA@ 0.1U_0402_16V4Z
2 2 2 2 2 +5VS CONN@ JP10
@ 150U_Y_6.3VM 0.1U_0402_16V4Z 0.1U_0402_16V4Z 2 1
VCC5 GND SATA_TXP1
4 3 SATA_TXP1 <21>
VCC5 TX+ SATA_TXN1
Place close to Multi-Bay 6
VCC5 TX-
5 SATA_TXN1 <21>
8 7 0.01U_0402_16V7K
Connector-option JP10 10
VCC3 GND
9 SATA_RXN1 2 1 C605 SATA_RXN1_C
VCC3 RX- SATA_RXN1_C <21>
12 11 SATA_RXP1 2 1 C606 SATA_RXP1_C
VCC3 RX+ SATA_RXP1_C <21>
14 13 0.01U_0402_16V7K
GND GND
16
GND GND
15
Near CONN side.
18 17
GND GND
TYCO_2023087-3
3 3
CD-ROM Connector
JP11
+5VS
1
GND SATA_TXP3
Placea caps. near ODD CONN. A+ 2 SATA_TXP3 <21>
3 SATA_TXN3
A- SATA_TXN3 <21>
4 0.01U_0402_16V7K
GND SATA_RXN3
5 2 1 C612 SATA_RXN3_C SATA_RXN3_C <21>
B- SATA_RXP3
6 2 1 C611 SATA_RXP3_C SATA_RXP3_C <21>
B+ 0.01U_0402_16V7K
7
GND
0.1U_0402_16V4Z
1U_0603_10V4Z
10U_0805_10V4Z
R970 0_0402_5%
1 1 1 1
Near CONN side.
C613
8 1 2
DP
C614
C615
C616 9
10U_0805_10V4Z V5
10 +5VS
2 2 2 2 V5
11
MD
GND 12
13
GND
CONN@ SUYIN_127382FR013G509ZR
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HDD/CDROM
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 24 of 56
A B C D E
A B C D E
1 2
+3VALW @ R1067 0_0805_5%
1 2 +3V_LAN
R1055 3.6K_0402_5% 40 mils
S
3 1
D
+3V_LAN
2
2
@ R1056
G
2
LAN_DI 100K_0402_5% @ C1077 Q144
SI2301BDS-T1-E3_SOT23-3
LAN_CS 1
1
<33> LAN_POWER_OFF 1 2
R1057 0_0402_5% 0.1U_0402_16V4Z
1 1
2 1
R1058 10K_0402_5%
+LAN_VDD12
Close to Pin1,37,29
Place Close to Chip Close to Pin10,13,30,36 +3V_LAN
U44
RTL8103EL-GR_LQFP48_7X7 2 2
C1082
C1081
1U_0402_6.3V4Z 0.1U_0402_16V4Z
1 1
Y5
LAN_X1 2 1 LAN_X2
25MHz_20pF_6X25000017
1 1
C653 C654
27P_0402_50V8J
2 27P_0402_50V8J 2
3
LAN Conn. 3
U19 JRJ45
+3V_LAN 13 Yellow LED+
LAN_MDI0+ 1 16 RJ45_MIDI0+ RJ45_MIDI0+ <35>
LAN_MDI0- RD+ RX+ RJ45_MIDI0- LAN_ACTIVITY# R391
2 15 RJ45_MIDI0- <35> 2 1 300_0402_5% 14
C648 1 LAN_CT0 RD- RX- RJ45_CT0 Yellow LED-
2 0.01U_0402_16V7K 3 14 75_0402_1% 1 16
CT CT SHLD1
4 13 C1083 1 2 0.01U_0603_100V7-M RJ45_CT0_C 1 R394 2 8
NC NC PR4-
5 12 C1084 1 2 0.01U_0603_100V7-M RJ45_CT1_C 1 2 RJ45_GND C656 9
C647 1 LAN_CT1 NC NC RJ45_CT1 @68P_0402_50V8K DETECT PIN1
2 0.01U_0402_16V7K 6 CT CT 11 R396 7 PR4+
LAN_MDI1+ RJ45_MIDI1+ 75_0402_1% 2
7 TD+ TX+ 10 RJ45_MIDI1+ <35> 1
LAN_MDI1- 8 9 RJ45_MIDI1- C658 RJ45_MIDI1- 6
TD- TX- RJ45_MIDI1- <35> PR2-
1000P_1206_2KV7K 5
NS681680 2 PR3-
4
PR3+
RJ45_MIDI1+ 3
PR2+
RJ45_MIDI0- 2
PR1-
10
LAN_ACTIVITY# RJ45_MIDI0+ DETCET PIN2
2 1 PR1+
LAN_SK_LAN_LINK# 15
@C657 SHLD1
+3V_LAN 11 Green LED+
3 68P_0402_50V8K
2
LAN_SK_LAN_LINK#1 R395 2 1 300_0402_5% 12
Green LED-
FOX_JM36113-P1122-7F
CONN@ LANGND
@ D55 1 1
C661 C662
1
PACDN042Y3R_SOT23-3
4 0.1U_0402_16V4Z 4.7U_0805_10V4Z 4
2 2
9/20 DC234001G00
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
RTL8111C/8102E 10/100/1000 LAN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 25 of 56
A B C D E
A B C D E
Mini Card Slot 2---WLAN +3VALW Mini Card Slot 1---TV tuner / WWAN / Robson
+3VS Max 1A +3VS_WLAN +1.5VS Max 0.5A +1.5VS_WLAN +3VALW_WLAN +3VS_WLAN
@ R1043 0_0603_5%
2 R407 1 1 R406 2 1 2 +3VALW +3VS Max 2.7A +1.5VS Max 0.5A
0_0805_5% 0_0805_5% R1042 0_0603_5% +3VS_MINI PA@ +3VALW_WWAN PA@ +3VS_MINI PA@ +1.5VS_MINI
1 1 1 1 1 1 1 2 R971 0_0603_5% L78 L79
C665 C666 C668 C669 C670 C667 2 1 1 2 0.01U_0402_16V7K 4.7U_0805_10V4Z 2 1 4.7U_0805_10V4Z
@ R972 0_0603_5% 0_1206_5% 0_0805_5%
0.1U_0402_16V4Z 4.7U_0805_10V4Z 0.01U_0402_16V7K 4.7U_0805_10V4Z 0.1U_0402_16V4Z 2 1 PA@ 1 PA@ 1 PA@ 1 PA@ 1 PA@ 1 PA@ 1
2 2 2 2 2 2 C785 C786 C787 C781 C782 C783
1 1
PA@C671 @ C784
0.1U_0402_16V4Z 0.1U_0402_16V7K
0.1U_0402_16V4Z 2 2 2 2 2 2
1 JP14 2 2 1
MINI_PCIE_WAKE# 1 2 0.1U_0402_16V4Z 0.01U_0402_16V7K 0.1U_0402_16V4Z
1 2 +3VS_WLAN
CH_DATA 3 4
<31> CH_DATA 3 4
<31> CH_CLK CH_CLK 5 6 +1.5VS_WLAN JP13
5 6
<15> CLKREQ_MCARD2# 7 8 <20> MINI_PCIE_WAKE# 1 2 +3VS_MINI
7 8 1 2
9 9 10 10 3 3 4 4
<15> CLK_PCIE_MCARD2# 11 12 5 6 +1.5VS_MINI
11 12 5 6 UIM_PWR
<15> CLK_PCIE_MCARD2 13 13 14 14 <15> CLKREQ_MCARD1# 7 7 8 8 1 1
15 16 9 10 UIM_DATA PA@
15 16 9 10 UIM_CLK C1093
<15> CLK_PCIE_MCARD1# 11 12
11 12 UIM_RST PA@ 39P_0402_50V8J
<15> CLK_PCIE_MCARD1 13 13 14 14
17 18 15 16 UIM_VPP C1092 2 2
17 18 WL_OFF# 15 16 39P_0402_50V8J
19 19 20 20
21 22 PLT_RST#
21 22
<10> PCIE_PTX_C_IRX_N2 23 24 +3VALW_WLAN 17 18
23 24 17 18 WW_OFF#
<10> PCIE_PTX_C_IRX_P2 25 26 19 20
25 26 Max 0.3A 19 20 PLT_RST# Max 0.3A
27 27 28 28 21 21 22 22
29 30 SMB_CK_CLK1 23 24
29 30 <10> PCIE_PTX_C_IRX_N5 23 24 +3VALW_WWAN
<10> PCIE_ITX_C_PRX_N2 31 32 SMB_CK_DAT1 <10> PCIE_PTX_C_IRX_P5 25 26
31 32 25 26
<10> PCIE_ITX_C_PRX_P2 33 34 27 28
33 34 27 28 SMB_CK_CLK1
35 36 USB20_N8 <20> 29 30 1
35 36 29 30 SMB_CK_DAT1 PA@ C1094
37 38 USB20_P8 <20> <10> PCIE_ITX_C_PRX_N5 31 32
37 38 31 32 39P_0402_50V8J
39 39 40 40 <10> PCIE_ITX_C_PRX_P5 33 33 34 34
+3VS_WLAN R47 1 2 0_0603_5% 41 42 35 36
41 42 WL_LED# 35 36 USB20_N10 <20> 2
43 44 WL_LED# <34> 37 38 USB20_P10 <20>
43 44 PA@ 37 38
45 45 46 46 39 39 40 40
47 48 R401 1 2 0_0603_5% 41 42 WW_LED#
47 48 +3VS_MINI 41 42 WW_LED# <34>
49 50 1 43 44
CH_CLK 49 50 WL_OFF# 43 44
<21> BT_COMBO_EN# 1 R49 2 51 51 52 52 2 1 WLOFF# <21> 45 45 46 46
D59 PA@ C738 47 48
0_0402_5% CH751H-40PT_SOD323-2 39P_0402_50V8J 47 48
G1
G2
G3
G3
49 50
49 50
1
2 51 52
2 R48 CONN@ 51 52 2
53
54
55
56
FOX_AS0B226-S99N-7F
G1
G2
G3
G3
1 1
4.7K_0402_5% PA@
9/20 SP01000HS00/SP01000LX00 CONN@ PA@ C1095 C1096
2
53
54
55
56
FOX_AS0B226-S99N-7F 39P_0402_50V8J 39P_0402_50V8J
9/20 STANDOFF (H=7.5 mm) ES000000D00 2 2
9/20 SP01000HS00/SP01000LX00
WW_OFF# 2 1 WWOFF# <21>
D60 9/20 STANDOFF (H=7.5 mm) ES000000D00
New Card CH751H-40PT_SOD323-2
S
D
+3VALW AUX_IN AUX_OUT +3V_PEC
RP@
PLT_RST# 1 R54 2 6 19
<11,14,19,25,27,32,33> PLT_RST# SYSRST# OC#
0_0402_5%
G
2
20 8 PERST#
<33,36,40> SYSON SHDN# PERST#
<33> WWAN_POWER_OFF
<28,33,36,38,41> SUSP# 1 16
STBY# NC
10 7
CPPE# GND
3 EXP_CPPE# 3
<20> EXP_CPPE# 9 CPUSB#
THERMAL_PAD 21
18 +3VS_MINI
RCLKEN
R5538D001-TR-F_QFN20_4X4~D JP6
1
UIM_PWR 1
2
USE TI TPS2231MRGPR R421 UIM_DATA 3
2
3
UIM_CLK 1 2 UIMCLK 4
Near to Express Card slot. 9/20 SP02000B000 +3VS_PEC 33_0402_5% UIM_RST 5
4
5
9/20 SP02000IQ00
UIM_VPP 6 8
JEXP 4.7U_0805_10V4Z 6 G1
7 9
7 G2
1 1 1 ACES_88266-07001
GND RP@ RP@
<20> USB20_N11 2 USB_D- CONN@
<20> USB20_P11 3 C677 C678
EXP_CPPE# USB_D+
4
CPUSB# 2 2
5
RSV 0.1U_0402_16V4Z
6
SMB_CK_CLK1 RSV
<20> SMB_CK_CLK1 7 R1037
SMB_CK_DAT1 SMB_CLK
<20> SMB_CK_DAT1 8
SMB_DATA +1.5VS_PEC UIM_DATA UIM_PWR 0.1U_0402_16V4Z
+1.5VS_PEC 9 +1.5V 1 2
10
MINI_PCIE_WAKE# +1.5V 4.7U_0805_10V4Z @ 10K_0402_5%
11 WAKE# 1 PA@ 1 PA@
+3V_PEC 12 1 1 C1070 C1071
PERST# +3.3VAUX RP@ RP@
13
PERST# C683 C682 4.7U_0805_10V4Z
+3VS_PEC 14 +3.3V
15 2 2
CLKREQ_NCARD# +3.3V 2 2
<15> CLKREQ_NCARD# 16
EXP_CPPE# CLKREQ#
17
CPPE# 0.1U_0402_16V4Z
<15> CLK_PCIE_NCARD# 18
REFCLK-
<15> CLK_PCIE_NCARD 19 REFCLK+
4 4
20
GND
<10> PCIE_PTX_C_IRX_N0 21 PERn0
<10> PCIE_PTX_C_IRX_P0 22 PERp0
23 +3V_PEC
GND
<10> PCIE_ITX_C_PRX_N0 24 PETn0
<10> PCIE_ITX_C_PRX_P0 25 4.7U_0805_10V4Z
PETp0
26 GND
27 GND
RP@
C684
1
RP@
C685
1 Security Classification Compal Secret Data Compal Electronics, Inc.
28 GND Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
CONN@ SANTA_130801-5_LT 2 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
WLAN/TV tuner/Express Card
0.1U_0402_16V4Z AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 26 of 56
A B C D E
A B C D E
JREAD
3 21 R45 10K_0402_5% +3VS_CR
+VCC_4IN1 XD-VCC SD-VCC +VCC_4IN1
+3VS U22 XDWP#_SDWP# 2
40mil XD_SD_MS_D0 32
MS-VCC 28 1
R121 4.7K_0402_5%
XD_SD_MS_D1 XD-D0 SDCLK XD_RB# XDCD0#_SDCD#2
3 IN OUT 1 10 XD-D1 7 IN 1 CONN SD_CLK 20 2 1 1
4 5 XD_SD_MS_D2 9 14 XD_SD_MS_D0 R106 10K_0402_5%
EN OUT XD_SD_MS_D3 XD-D2 SD-DAT0 XD_SD_MS_D1 R111 4.7K_0402_5%
1 8 XD-D3 SD-DAT1 12
1
C895 2 1 XD_SD_D4 7 30 XD_SD_MS_D2 XDCD1#_MSCD# 2 1
GND XD_SD_D5 XD-D4 SD-DAT2 XD_SD_MS_D3
6 XD-D5 SD-DAT3 29
@ 0.1U_0402_16V4Z @ G5250C2T1U_SOT23-5 XD_SD_D6 5 27 XD_SD_D4
2 @ C896 XD_SD_D7 XD-D6 SD-DAT4 XD_SD_D5 D40
4 XD-D7 SD-DAT5 23
1 2 18 XD_SD_D6 2 1
2
1U_0603_10V4Z @ R123 SDCMD_MSBS_XDWE#34 SD-DAT6 XD_SD_D7 XD_CD#
XD-WE SD-DAT7 16 1
XDWP#_SDWP# 33 25 SDCMD_MSBS_XDWE# 3 1
XD_ALE XD-WP SD-CMD XDCD0#_SDCD#
35 1
150K_0402_5% XD_CD# XD-ALE SD-CD-SW DAN202U_SC70 C696
40
XD_RB# XD-CD XDWP#_SDWP# 270P_0402_50V7K
39 XD-R/B SD-WP-SW 2
XD_RE# 38 2
XDCE# XD-RE
37 XD-CE
XD_CLE 36 26 MSCLK
XD-CLE MS-SCLK XD_SD_MS_D0
17
MS-DATA0 XD_SD_MS_D1
Use 0805 type and over 20 mils 11
31
7IN1 GND MS-DATA1 15
19 XD_SD_MS_D2
7IN1 GND MS-DATA2
trace width on both side MS-DATA3 24 XD_SD_MS_D3
XDCD1#_MSCD#
Strap pin for JMicro
22
MS-INS SDCMD_MSBS_XDWE# +3VS_CR
13
+VCC_OUT +VCC_4IN1 MS-BS
41
7IN1 GND XD_CLE
42 7IN1 GND 2 1
10K_0402_5% R405
1 R383 2 CONN@ TAITW_R015-B10-LM 2 1 XD_ALE
0_0805_5% 10K_0402_5% @ R122
1 1 2 1
SDCLK MSCLK XDCE# 10K_0402_5% R1069
C689 C694
2
10U_0805_10V4Z 0.1U_0402_16V4Z
2 2
@ R413 @ R412 @ R411
100_0402_5% 100_0402_5% 100_0402_5%
2 1 XD_RE#
1
2 2 2 place near pin 5 and 200K_0402_5% R86
pin 10. +1.8VS
@ C902 @ C901 @ C900
100P_0402_25V8K 100P_0402_25V8K 100P_0402_25V8K +1.8VS_OUT
2 1 1 1 R1020 2
+3VS 20mil 0.1U_0402_16V4Z 1U_0402_6.3V4Z 2 1
1 1 1 1
Place R413,C902 close to JREAD.20; R412,C901 @ 0_0603_5%
L
1
2 1
Q54 0.1U_0402_16V4Z C695
CPPE#
<20> CR_CPPE# 1 3
Power Circuit +3VS_CR +3VS
D
MDIO11 XD_RE#
25
CPPE# MDIO12 XD_RB#
13 23
SEEDAT MDIO13
2
D @ Q53 31
CR_LED# GND
2 21 32
CR1_LEDN GND
S
G
2N7002_SOT23-3
8mA sink current GND
33
3
@ R454 J MB385-LGEZ0A_LQFP48_7X7
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
PCI-E I/F Card Reader-JM385
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 27 of 56
A B C D E
A B C D E
CODEC POWER
+3VDD_CODEC +3VS_HDA +3VS +VDDA_CODEC_R +VDDA_CODEC
R885 R978 R979 +5VALW +VDDA_CODEC
W=40Mil U32 (4.75V(4.56~4.94V))
+3VS 1 2 0.1U_0402_16V4Z 1 2 1 2
BLM18BD601SN1D_0603 BLM18BD601SN1D_0603 0_0603_5%
1 1 1 1 1
1
C728
2
0.1U_0402_16V4Z
1 IN
5
300mA
C734 C733 C1046 C730 C731 OUT
2 1
GND C729
0.1U_0402_16V4Z 1U_0603_10V4Z <26,33,36,38,41> SUSP# 3 4
2 2 2 2 2 SHDN BYP 2.2U_0805_16V4Z
G9191-475T1U_SOT23-5 1 2
1U_0603_10V4Z 0.1U_0402_16V4Z C732
1 1
0.1U_0402_16V4Z
2
U27
9 47 EAPD_CODEC
+3VDD_CODEC DVDD_CORE* EAPD/ SPDIF OUT 0 or 1 / GPIO 0 EAPD_CODEC <33>
1 2 DMIC_DAT <17>
DVDD_CORE VOL_UP/DMIC_0/GPIO 1
4
VOL_DN/DMIC_1/GPIO 2
+VDDA_CODEC_R 25 AVDD1*
30
GPIO 3
38 AVDD2**
HDA_BITCLK_CODEC 31
VREFOUT-E / GPIO 4
1
+3VS_HDA 3 43
R525 DVDD_IO GPIO 5
@ 47_0402_5% 32 44
MONO_OUT GPIO 6
45 SPDIF_OUT SPDIF_OUT <35>
2
1
RP@ C979 37 24 MIC_INR
NC PORTC_R RM@
0.1U_0402_16V4Z 18 23 MIC_INL R911 Internal MIC
2 NC PORTC_L 0_0603_5%
19 PRM@ C984 0.022U_0603_25V7K
2
NC LINE_OUT_R
36 LINE_OUT_R <29> 1 2 1 2 MIC_IN_L <29>
PORTD_R PR@R422 0_0603_5%
20
NC LINE_OUT_L
PORTD_L
35 LINE_OUT_L <29> Internal SPKR.
10U_0805_10V4Z
C744 1 2 VC_REFA 27 15 DOCK_MICR 1 2
VREFFILT PORTE_R DOCK_MIC_R <35>
RP@C985 1U_0603_10V6K DOCK MIC
26 14 DOCK_MICL 1 2
AVSS1* PORTE_L DOCK_MIC_L <35>
RP@C986 1U_0603_10V6K
3 3
42 AVSS2**
PORTF_R 17
7
DVSS**
PORTF_L 16
92HD71B7X5NLGXA1X8_QFN48_7X7
@ C746
1 2
0.1U_0402_16V4Z
@ C747
1 2
0.1U_0402_16V4Z
@ C748
SENSE A SENSE B 1 2
0.1U_0402_16V4Z
C 10K G 10K R198 Security Classification Compal Secret Data Compal Electronics, Inc.
1 2 GNDA <29> Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
0_1206_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Audio Codec-IDT9271B7
D 5.11K H 5.11K Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
GND GNDA DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 28 of 56
A B C D E
A B C D E
+5VAMP +5VS
R594 SPEAKER
0.1U_0402_16V4Z 1 2
0_1206_5% JP20
GAIN0 GAIN1 Av(inv) SPKR- 1
1 1 1 1
C766 C767 C1051 SPKR+ 2
10U_0805_10V4Z SPKL- 2
3 3
0 0 6dB SPKL+ 4
2 2 2 4
+5VS 5
1 1 1 1 GND1
0.1U_0402_16V4Z 0 1 10dB 6 GND2
15.6dB C760 C761 C762 C763
CONN@ E&T_3806-F04N-02R
1 2 2 2 2 1
1 0 15.6dB
100P_0402_50V8J
16
15
6
1
U28 100P_0402_50V8J
1 1 21.6dB 100P_0402_50V8J 100P_0402_50V8J
PVDD1
PVDD2
VDD
R1000 R1001
@ 100K_0402_5% 100K_0402_5%
2
C1049 1 2 0.022U_0603_25V7K 7 2
RIN+ GAIN0
1 2
C1052 47P_0402_50V8J 3
R1002 GAIN1
1
2 1 C1050 1 2 0.022U_0603_25V7K 17
<28> LINE_OUT_R RIN- SPKR+
1 2 ROUT+ 18
0_0402_5% C1053 47P_0402_50V8J R1003 R1004
@ 100K_0402_5%
14 SPKR-
2
C1040 ROUT-
1 2 0.022U_0603_25V7K 9 LIN+
1 2 100K_0402_5%
C1054 47P_0402_50V8J 4 SPKL+
R1005 LOUT+ +VDDA_CODEC
2 1 C1041 1 2 0.022U_0603_25V7K 5 PRM@ C743
<28> LINE_OUT_L LIN- SPKL- R906 1U_0603_10V4Z
1 2 8
0_0402_5% C1055 47P_0402_50V8J LOUT-
2 1 1 2
+VDDA_CODEC INTMIC IN
1
PRM@1K_0402_5%
1
MIC_IN_L R905
PRM@R904 PR@ R951
12 MIC_IN_R 4.7K_0402_5% 4.7K_0402_5% PR@
NC 100K_0402_5%
2
THERMAL PAD
10 JP42
2
EC_MUTE# BYPASS
19 SHUTDOWN 1 1
<33> EC_MUTE#
2
1 Keep 10 mil width MIC_IN_L 2 2
<28> MIC_IN_L
MIC_IN_R 3 3
<28> MIC_IN_R
GND1
GND2
GND3
GND4
2 C1044 2
4 4
1U_0805_50V4Z PRM@ D61 2 1
2 +3VS
PSOT24C_SOT23-3 PRM@ R955 10K_0402_5% 5
GND1
<33> ANA_MIC_DET 6
20
13
11
1
21
1
GND2
1
TPA6017A2_TSSOP20 D ACES_88231-04001
PR@Q151 2 CONN@
<28> INTMIC_DET# 2N7002_SOT23-3 G
1
D
S
3
PR@Q160 2 R103
G 10K_0402_5%
2N7002_SOT23-3 S PA@ 9/20 SP02000H700/SP02000H900
2
R909 Close to CODEC U27
<28> VREFOUT_B 2 1 C742 1 2
0_0402_5%
1U_0603_10V4Z
1
R907 R908 @
0_0402_5%
MIC_EXT_R
<28> MIC_EXT_R
RP@R977 0_0603_5% R126 JP43
<28> MIC_EXT_L
MIC_EXT_L EXTMIC IN 1 2 GNDA_DOCK 2 1 GNDA_DOCK_1
GNDA_DOCK_1 <35>
MIC_EXT_R 1
0_0402_5% MIC_EXT_L 1
2
2
3
HP_OUT_R 3
4
HP_OUT_L 4
5
3 Close to CODEC U27 5 3
6 6
EXTMIC_DET# 7
B+ <28> EXTMIC_DET# HP_DET# 7
<28,35> JACK_DET# 8
8
9 9
10
CIR_IN 10
<33,35> CIR_IN 11
11
1
D R975 13
330K_0402_5% 13
2 14
14
2
6 1
Q145A
1
Q147B 60.4_0603_1%
Q148B
3 4 4 3
RP@2N7002DW-7-F_SOT363-6
4 RP@ 2N7002DW-7-F_SOT363-6 C773 150U_Y_6.3VM 4
HP_OUT_R
+
1 2
C774 150U_Y_6.3VM
HP_OUT_L HP OUT For M/B
+
1 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AMP & Audio Jack
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 29 of 56
A B C D E
A B C D E
1 1
ACCELEROMETER
CH751H-40PT_SOD323-2
1 1 RP@
RP@ C1030 C1031
10U_0805_6.3V6M
2 2
0.1U_0402_16V4Z
2 2
SMB_CK_CLK0
SMB_CK_CLK0 <8,9,15,20>
RP@
14
VDDIO absolute man U63
0011101b
SCL / SPC
rating is VDD+0.1
1 13 SMB_CK_DAT0
+3VS_ACL_IO Vdd_IO SDA / SDI / SDO SMB_CK_DAT0 <8,9,15,20>
RP@
R997 2 12 RP@ R998
0_0402_5% GND SDO 0_0402_5%
1 2 3 11 1 2
Reserved Reserved
4 GND GND 10
5 9 HDD_HALTLED <34>
GND INT 2
CS
LIS302DLTR_LGA14_3x5
7
3 RP@ 3
2 1
R999 10K_0402_5%
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Accelerometer
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 30 of 56
A B C D E
A B C D E
Left side USB CONNECTOR Right side USB 0&1 Board Conn
Max 0.5A JP47
Max 2.5A D11 +USB_VCCA
+5VALW 1
+5VALW +USB_VCCA USB20_P2_R L51 JESAT 1
+USB_VCCA 4 VIN IO1 2 2 2
4 3 1 USB 3
<20> USB20_N2 4 3 VBUS 3
U40 USB20_N2_R 3 1 USB20_N2_R 2 USB_EN# 4
1 IO2 GND USB20_P2_R D- <33> USB_EN# 4 1
1 GND OUT 8 W=100mils 3 D+ <20> USB20_N0 5 5
2 7 @ PRTR5V0U2X_SOT143-4 <20> USB20_P2 1 2 4 6
IN OUT 1 2 GND <20> USB20_P0 6
1000P_0402_50V7K
150U_D_6.3VM
0.1U_0402_16V4Z
0.1U_0402_16V4Z
3 IN OUT 6 1 D12 7 7
1 4 5 1 1 1 WCM-2012-900T_4P 5 8
EN# OC# GND <20> USB20_N1 8
C789
C790
C791
C1121
C788 + 4 2 SATA_TXP2 SATA_TXP2 6 9
+USB_VCCA VIN IO1 <21> SATA_TXP2 A+ <20> USB20_P1 9
TPS2061IDGN_MSOP8~N <21> SATA_TXN2 SATA_TXN2 7 ESATA 10
4.7U_0805_10V4Z SATA_TXN2 A- 10
3 1 8
2 2 2 2 2 IO2 GND GND +5VALW
<21> SATA_RXN2_C C792 1 2 1000P_0402_50V7KSATA_RXN2 9 B-
@ PRTR5V0U2X_SOT143-4 <21> SATA_RXP2_C C793 1 2 1000P_0402_50V7KSATA_RXP2 10 B+
11 1 11
GND GND1
12 GND2
USB_EN# 12 C1109
GND 820P_0402_25V7K ACES_87213-1000G
13 GND
14 2 9/20 SP02000DX00
GND
15 CONN@
GND
CONN@ TYCO_1759576-1
JST_SM06B-XSRK-ETB(HF)
GND 8
GND 7
6 6
5 5 +3VAUX_BT
2 4 4 USB20_P6 2
3 3 USB20_N6
2 2 BT_LED
1 1
Finger printer BT Connector CONN@ JP55
CONN@ JP32
10
GND2
GND1 9
8 +3VAUX_BT
+3VALW Q31 @ SI2301BDS-T1-E3_SOT23-3 +3VS 8
7 7
R581 6 USB20_P6
6 USB20_P6 <20>
S
+3VS_FB USB20_N6
D
3 1 1 2 5 5 USB20_N6 <20>
1 0_0603_5% 4 BT_LED
4 BT_LED <34>
C832 3 @ R517 1 2 1K_0402_5%
0.1U_0402_16V4Z 3 @ R518 1 1K_0402_5% CH_DATA <26>
2 2
G
CH_CLK <26>
2
USB_EN# 2
1
2 JP39 1
D16
1 ACES 87213-0800G
USB20_N7 1 USB20_P6
<20> USB20_N7 2 2 +3VAUX_BT 4 VIN IO1 2
USB20_P7 3
<20> USB20_P7 3
4 9/20 SP02000HC00/SP02000HB00 USB20_N6 3 1
4 IO2 GND
5
5 @ PRTR5V0U2X_SOT143-4
6
@ D21 6
7
+3VS_FB USB20_P7 GND +3VS +3VAUX_BT
4 VIN 2 8
IO1 GND Q24 SI2301BDS-T1-E3_SOT23-3
USB20_N7 3 1 ACES_85201-06051
IO2 GND 0.1U_0402_16V4Z
S
CONN@
D
3 1
PRTR5V0U2X_SOT143-4 9/20 SP01000B000
G
1 1 1 1
2
3 C798 R519 C799 C800 C801 3
1U_0603_10V4Z 100K_0402_5%
2 2 2 2
2
0.01U_0402_16V7K 4.7U_0805_10V4Z
R520
<21> BT_OFF 1 2 1 2
10K_0402_5% C802 0.1U_0402_16V4Z
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
USB, BT, eSATA,FPR
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 31 of 56
A B C D E
A B C D E
1
R996 0_0402_5% 1 SA00001IT00
1 C803 SPI_CS# INT_SPI_CS# 1
<33> SPI_CS# 1 2 1 S
R521 R221 0_0402_5%
0.1U_0402_16V4Z 100K_0402_5% 1 2 SPI_CLK_R 6
2 <33> SPI_CLK C
U31 R227 0_0402_5%
2
8 1 <33> EC_SO_SPI_SI 2 1 EC_SO_SPI_SI_R 5 2 EC_SI_SPI_SO_R 2 1 EC_SI_SPI_SO <33>
VCC A0 R229 0_0402_5% D Q R223 0_0402_5%
7 WP A1 2
<6,33,34,37> SMB_EC_CK1 6 3 WIESON G6179 8P SPI
SCL A2
<6,33,34,37> SMB_EC_DA1 5 SDA GND 4
L Need add back R221 if no ext BIOS design U30 install.
@ AT24C16AN-10SI-2.7_SO8
1
R526
100K_0402_5%
2
2 2
3
LPC Debug Port 3
H31
+3VALW
6 5 LPC_DRQ#
LPC_DRQ# <19>
SIRQ 7 4 PLT_RST#
<19,33> SIRQ PLT_RST# <11,14,19,25,26,27,33>
LPC_AD3 8 3 LPC_AD2
<19,33> LPC_AD3 LPC_AD2 <19,33>
LPC_AD1 9 2 LPC_AD0
<19,33> LPC_AD1 LPC_AD0 <19,33>
LPC_FRAME# 10 1 CLK_PCI_SIO
<19,33> LPC_FRAME# CLK_PCI_SIO <19>
2
@ DEBUG_PAD @ R232
9/20 ?????? 22_0402_5%
1
2
@ C486
22P_0402_50V8J
1
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
BIOS ROM/Debug Tool
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 32 of 56
A B C D E
A B C D E
111
125
1 KSI0 KSI0 @ C824 100P_0402_25V8K 1
1/19 Change EC P/N to D3 version
22
33
96
67
13 13 1 2
9
U33 KSO1 14 KSO1 @ C825 1 2 100P_0402_25V8K
KSO5 14 KSO5 @ C826 100P_0402_25V8K
15 1 2
VCC
VCC
VCC
VCC
VCC
VCC
AVCC
KSI3 15 KSI3 @ C875 100P_0402_25V8K
16 1 2
KSI2 16 KSI2 @ C876 100P_0402_25V8K
17 1 2
KSO0 17 KSO0 @ C877 100P_0402_25V8K
18 18 1 2
GATEA20 1 21 EC_PWM KSI5 19 KSI5 @ C878 1 2 100P_0402_25V8K
<20> GATEA20 KB_RST# GA20/GPIO00 INVT_PWM/PWM1/GPIO0F FAN_PWM EC_PWM <17> KSI4 19 KSI4
2 23 20 @ C884 1 2 100P_0402_25V8K
<20> KB_RST# SIRQ KBRST#/GPIO01 BEEP#/PWM2/GPIO10 EC_BEEP FAN_PWM <4> KSO9 20 KSO9
3 26 21 @ C885 1 2 100P_0402_25V8K
<19,32> SIRQ SERIRQ# FANPWM1/GPIO12 EC_BEEP <28> 21
LPC_LFRAME# 4 27 ACOFF KSI6 22 KSI6 @ C886 1 2 100P_0402_25V8K
<19,32> LPC_FRAME# LPC_AD3 LFRAME# ACOFF/FANPWM2/GPIO13 ACOFF <38> KSI7 22 KSI7
C810 R530 <19,32> LPC_AD3 5 0.01U_0402_16V7K 23 @ C887 1 2 100P_0402_25V8K
LPC_AD2 LAD3 ECAGND KSI1 23 KSI1
1 2 1 2 <19,32> LPC_AD2 7
LAD2 PWM Output C812 1 2 24
24
@ C888 1 2 100P_0402_25V8K
@ 33_0402_5% <19,32> LPC_AD1 LPC_AD1 8 63 BATT_TEMP
LAD1 BATT_TEMP/AD0/GPIO38 BATT_TEMP <37>
LPC_AD0 BATT_OVP
LAD0 LPC & MISC
@ 15P_0402_50V8J <19,32> LPC_AD0 10 64 BATT_OVP <37>
BATT_OVP/AD1/GPIO39
65 ADP_I <38>
CLK_PCI_EC ADP_I/AD2/GPIO3A
<19,23> CLK_PCI_EC 12
PCICLK AD Input AD3/GPIO3B
66 ADP_ID <37> 25
GND1
PLT_RST# 13 75 TP_BTN# 26
<11,14,19,25,26,27,32> PLT_RST# PCIRST#/GPIO05 AD4/GPIO42 TP_BTN# <34> GND2
R533 1 2 ECRST# 37 76
+3VL_EC ECRST# SELIO2#/AD5/GPIO43 ANA_MIC_DET <29>
47K_0402_5% EC_SCI# 20 ACES_85201-24051
<20> EC_SCI# SCI#/GPIO0E
<20,23> HDARST# 38 CONN@
CLKRUN#/GPIO1D
68 DAC_BRIG <17>
C811 DAC_BRIG/DA0/GPIO3C 9/20 SP01000FF00/SP01000G300
2 1 70 VCTRL <38>
EN_DFAN1/DA1/GPIO3D IR EF +5VS_LED
0.1U_0402_16V4Z DA Output IREF/DA2/GPIO3E 71 IREF <38>
KSI0 55 72
KSI1 56
KSI0/GPIO30 DA3/GPIO3F AC_SET <38> KB Back Light Conn
KSI1/GPIO31
1
KSI2 57
KSI3 KSI2/GPIO32 R516
02/22 Add R1076, C1104 and R1077 for EMI request. KSI4
58
59
KSI3/GPIO33 PSCLK1/GPIO4A
83
84
EC_MUTE# <29>
KSI4/GPIO34 PSDAT1/GPIO4B USB_EN# <31>
KSI5 60 85 I2C_INT <34> 150_0603_1%
+3VL_EC KSI6 KSI5/GPIO35 PSCLK2/GPIO4C
61 PS2 Interface 86 MUTE_LED <35> JP48
2
KSI7 KSI6/GPIO36 PSDAT2/GPIO4D TP_CLK
62 87 TP_CLK <34> 1
R1076 0_0402_5% KSO0 KSI7/GPIO37 TP_CLK/PSCLK3/GPIO4E TP_DATA 1
39 88 TP_DATA <34> 2
KSO0/GPIO20 TP_DATA/PSDAT3/GPIO4F 2
1
2 ESB_CLK 2
<34> ESB_CLK 1 2 EC_CLK KSO1 40 KSO1/GPIO21 5 G1 3 3
R538 <34> ESB_DAT ESB_DAT 1 2 EC_DAT KSO2 41 6 4
10K_0402_5% R1077 0_0402_5% KSO3 KSO2/GPIO22 G2 4
42 97 AC_LED# <37>
KSO4 KSO3/GPIO23 SDICS#/GPXOA00 ACES_85201-04051
1 43 KSO4/GPIO24 SDICLK/GPXOA01 98 DOCK_VOL_UP# <35>
KSO5 44 KSO5/GPIO25 Int. K/B 99 DOCK_VOL_DWN# <35> CONN@
2
1
2 1 E51_RXD 31 110 VFIX_EN <43>
1
2
C813 GPXID5 PWRBTN_OUT# SUSP# <26,28,36,38,41>
RP@ GPXID6 117 PWRBTN_OUT# <20>
15P_0402_50V8J 118 NMI_DBG# 1 2
C R Y2 GPXID7 PCI_SERR# <19>
1 2 122 XCLK1
123 124 2 1 0_0402_5%
XCLK0 V18R C814 4.7U_0805_10V4Z
1
AGND
Y7
GND
GND
GND
GND
GND
@
3
NC OUT
4
R545 Need 4.7uf for 926 C version +3VS
2 1 20M_0402_5% KB926QFC0_LQFP128_14X14 R1050
11
24
35
94
113
69
NC IN TP_BTN# 1 2
2
32.768KHZ_12.5PF_Q13MC30610003 10K_0402_5%
1 2 C R Y1
+3VL_EC
C815
ECAGND
15P_0402_50V8J
1
+EC_AVCC L80
0_0603_5%
R544
L81
2
LAN_POWER_OFF 1 2 E51_RXD 1 2 1 2
4 <25> LAN_POWER_OFF 4
C816 0.1U_0402_16V4Z 0_0603_5%
EC DEBUG port 0_0402_5%
E51_TXD
Security Classification Compal Secret Data Compal Electronics, Inc.
1 2 Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
0_0603_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
EC KB926/KB conn
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 33 of 56
A B C D E
A B C D E
2
1
1
+5VALW_LED
C819 D31
02/22 Reserve for EMI request.
JP1 R1038 0.1U_0402_16V4Z PSOT24C_SOT23-3
SW1 @ 10K_0402_5% 2
1
1
ON /OFF# 1 SMT1-05-A_4P JP37
<33> ON/OFF# 2
2
ON/OFFBTN_LED# 3 2 TP_BTN#
<33> ON/OFFBTN_LED# 3 G1 5 3 1 TP_BTN# <33> 1 1
4 6 2 TP_CLK TP_CLK <33>
4 G2 2 TP_DATA
4 2 5 G1 3 3 TP_DATA <33>
1 ACES_85201-04051 RP@R1074 RP@C1102 1
6 G2 4 4
CONN@ ESB_CLK1 2 1 2 1
5
6
ACES_85201-04051 0_0402_5%
CONN@ 1 1 33P_0402_50V8J
9/20
SP01000KC00/SP01E000900
9/20 SP01000J100 @ C820 @ C821 @ R1075 @ C1103
MDC 1.5 Conn. 9/20 STANDOFF (H= 5.0 mm) ES000000800 Max 0.5A 100P_0402_50V8J 2 2 100P_0402_50V8J ESB_DAT1 2 1 2 1
47_0402_5%
+5VALW R235 0_0603_5% +5V_TP 33P_0402_50V8K
1 2
L Please close to JP36
S
JP25 3 1
D
<20> HDA_SDOUT_MDC
1
3
1
3
2
4
2
4
+3VS
@ Q85 SWITCH BOARD.
5 6 SI2301BDS-T1-E3_SOT23-3
G
+3VS
2
5 6 +3VL_CAP +5VALW_LED
<20> HDA_SYNC_MDC 7 8
7 8
<20> HDA_SDIN1 1 R495 2HDA_SDIN1_MDC 9 9 10 10
<20> HDA_RST#_MDC 33_0402_5% 11 12 HDA_BITCLK_MDC <20>
11 12
1
+3VS R554 R555
GND
GND
GND
GND
GND
GND
2
ON/OFFBTN_LED# R1065 1 2 RM@ 0_0402_5% EC_CK1
<35,36,42> SYSON# ON /OFF# EC_DA1
R496 R1066 1 2 RM@ 0_0402_5% RP@ 0_0603_5% RM@ 0_0603_5%
ACES_88020-12101 13 @ 10_0402_5%
14
15
16
17
18
2
1 1 1 CONN@
+5VS_LED
1
C780 1 R1034 1 2 RM@ 0_0402_5% +3VL_R
<33> WL_BLUE_BTN
0.1U_0402_16V4Z
C778 C779 @4.7U_0805_10V4Z C777 WL_BLUE_LED# R1035 1 2 RM@ 0_0402_5%
2 2 2
4.7U_0603_6.3V6K
C256 JP36 1 1
@ 10P_0402_50V8J 0.1U_0402_16V4Z 1
2 1
C1098
C257
1000P_0402_50V7K 1 2 2
2 0.1U_0402_16V4Z R1046 1 EC_CK1 2 2
<6,32,33,37> SMB_EC_CK1 2 RP@ 0_0402_5% 3 3
R1048 1 2 RP@47_0402_5% ESB_CLK1 4 2 2
<33> ESB_CLK 4
R1049 1 2 RP@47_0402_5% ESB_DAT1 5
<33> ESB_DAT 5
<33> I2C_INT I2C_INT 6 6
7 7
<33> NUM_LED# 8
8
:
<6,32,33,37> SMB_EC_DA1 1 2 EC_DA1 9 9
0.047U_0402_16V7K
R1047 0_0402_5% 10
TouchPAD ON/OFF LED
:ESB
10
0.1U_0402_16V4Z
0.047U_0402_16V7K
ENE RP@ 1 11 GND
RP@ C1119
12
HDD/G-Sensor LED +5VS_LED CY S MB_EC GND
RP@C255
+5VS_LED +3VS
RP@C254
ACES_85201-1005N
I2C_INT 2 CONN@
+3VL 2 1
1
RM@R558 10K_0402_5% 9/20 SP01000H400
R984 R983
1
2
200_0402_5% 200_0402_5% HT-297UY5/BP5_YELLOW-WHITE
1
+5VS
2
R20
2
PA@ PRM@ +3VL 1 2 +3VL_CAP
3
WHITE
YELLOW
WHITE
Q7B D18 @ R985 @ PJP605
2
PAD-OPEN 2x2m
WHITE
YELLOW
5 HT-297UY5/BP5_YELLOW-WHITE 10K_0402_5%
2
1
6
HT-297UY5/BP5_YELLOW-WHITE
4
2N7002DW-7-F_SOT363-6 D 0_0402_5% D
<21> SATA_LED# 2
Q156 2 2 TP_LED#
3 HDD_HALTLED <30> TP_LED# <33> 3
2N7002DW-7-F_SOT363-6 G G
1
@ 2N7002_SOT23-3S Q153 S
3
+5VS_LED D
WHITE Q55 1 2 WW_LED# <26>
<33> LID_SW# 2
2
2N7002_SOT23-3 2 PA@R1008 0_0402_5% 3 5
D7 R552 G 3 G1
4 6
4 G2
1 2 1 2 S
3
POWER LED 1 1
1
200_0402_5%
HT-F196BP5_WHITE
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
TP,MDC,ON/OFF,S/W,LED,Reed
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 34 of 56
A B C D E
A B C D E
JDOCK
D R588
2 10K_0402_5%
03/03 Change JDOCK Footprint
<34,36,42> SYSON#
G RP@
S
3
Q36
2
2N7002_SOT23-3
L R976/Q149/R646 be option with R992/C945 2
RP@
R_VOL_UP# R_VOL_DWN# +1.5VS
SPDIF
1 1
2
RP@ RP@
01/23 Change NMOS type to solve Saturn docking issue C843 C844 R976 R646
1000P_0402_50V7K 1000P_0402_50V7K 1 2
+3VL_EC 2 2 @ 33_0402_5% @ 0_0402_5%
1 1
RP@ RP@
2
C C945 R647
R565 DOCK_LOUT_C_R DOCK_LOUT_C_L Q149 2 1 2 1 2 SPDIF_OUT <28>
10K_0402_5% @ MMBT3904_NL_SOT23-3 B 220_0402_5%
1
1 1 E RP@ 1 0.1U_0402_16V7K
RP@
3
RP@ RP@ R992 C944 R573
1
2
1
RP@R418 0_0603_5%
R566
2K_0402_5% RP@R417 0_0603_5%
RP@ GNDA_DOCKA 1 2 AU DIO_IGND
MIC_Dock Need 600 Ohm 500 mA
2
1
RP@ L93 1 1
1
RP@ R980
1
2
@ H_2P8 @ H_2P8 @ H_2P8 @ H_2P8
2
AU DIO_IGND
+3VS
1
2
@ H_2P8 @ H_4P2 @ H_4P2 @ H_4P2
RP@ SENSE_B# <28>
R915
2
R914 10K_0402_5%
1
1
RP@ D
1
10K_0402_5% 2 Q100
H47 H48 G
1
@ H_3P3 @ H_3P3 D 2N7002_SOT23-3
S RP@
3
RP@ Q16 2
H53 H54 H55 RP@ PMBT3904_SOT23 G GNDA_DOCKA
1
@ H_3P3X0P6N @ H_3P3X0P6N @ H_5P6N R912 C S
1
3
DOCK_MIC_L_C 1 2 2 RP@ Close to CODEC U27
10K_0402_5% B Q18
2
H52 2 E 2N7002_SOT23-3
1
2 3
@ H_1P5N
RP@R913 C978
RP@ RP@R415
4 47K_0402_5% 1 4
0_0402_5%
1
1
AU DIO_IGND 1U_0603_10V6K
1
H51 H56 H57
@ H_6P0X5P0N @ H_2P5N @ H_2P8
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DOCK CONN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 35 of 56
A B C D E
A B C D E
DIM LED
+5VALW_LED
R419 0_0603_5%
+5VALW TO +5VS +3VALW TO +3VS 1 2
S
4.7U_0805_10V4Z 1 2 3 1
D
+5VALW
4.7U_0805_10V4Z 1 1 1
1 1 1 Q14 C839 C838 1
PAD-OPEN 2x2m
1
1 Q35 C833 C835 C1110 @ C836 1
G
8 1
2
C1111 D S 0.1U_0603_25V7K @ R587 0.1U_0402_16V4Z
8 D S 1 7 D S 2
7 2 0.1U_0603_25V7K 6 3 2 2 2 10K_0402_5%
D S 2 2 2 D S 2
6 3 5 4
D S D G 1U_0402_6.3V4Z
5 4
2
D G 1U_0402_6.3V4Z SI4800BDY_SO8 RU NON 2 R152 1 B+
0.01U_0402_25V7K
SI4800BDY_SO8 1 1 1 330K_0402_5% DIM_LED#
1 1
1
C1112 D
1
C1113 C864 RU NON 0.1U_0603_25V7K C834 Q17 SUSP D
2
0.1U_0603_25V7K 4.7U_0805_10V4Z 2 2 C840 2 2N7002_SOT23-3
G DIM_LED @ Q51
<33> DIM_LED 2
2 2 S G 2N7002_SOT23-3
3
S
3
4.7U_0805_10V4Z +5VS_LED
@ Q166 SI2301BDS-T1-E3_SOT23-3
PJP8
S
1 2 3 1
D
+5VS
PAD-OPEN 2x2m 1
@ C1069
G
2
0.1U_0402_16V4Z
DIM_LED# 2
+1.8V TO +1.8VS +1.2VALW TO +1.2V_HT
+1.8V +1.8VS
+1.2VALW +1.2V_HT 1 2
R420 0_0603_5%
10U_0805_10V4Z 4.7U_0805_10V4Z
Q4 1 2 1 Q11 1 1 1
2 IRF8113PBF_SO8 C848 C841 IRF8113PBF_SO8 C846 C862 2
8 1 C1114 8 1 C1115
7 2 0.1U_0603_25V7K 7 2 0.1U_0603_25V7K
2 1 2 2 2 2
6 3 6 3
5 5
1U_0402_6.3V4Z 1U_0402_6.3V4Z
1 1 2 R233 1 B+
4
4
1 1 330K_0402_5%
1
C1116 C842 1
1
0.1U_0603_25V7K C1117 C847 C837 R234 D Q12 +5VL
2 2 1.8VS_ENABLE 1 R138 2 0.1U_0603_25V7K 4.7U_0805_10V4Z 2 VLDT_EN#
B+ 2 2
330K_0402_5% 750K_0402_5% G
1
1
1 0.01U_0402_25V7K 2 S 2N7002_SOT23-3
3
1
2
0.01U_0402_25V7K 2N7002_SOT23-3
EC_ON#
1
D
2 Q44
<33,39> EC_ON
G 2N7002_SOT23-3
S
Discharge circuit
3
+5VS +1.8VS +1.2V_HT +1.8V +1.2VALW
2
2
3 3
R239 R279 R280 R284
470_0805_5% 470_0805_5% 470_0805_5% 470_0805_5% R368
@ 470_0805_5%
1
1
1
1
D D D D D
SUSP 2 Q46 SUSP 2 Q48 VLDT_EN#2 Q37 SYSON# 2 Q41 EC_ON# 2 Q42
G G G G G
S 2N7002_SOT23-3 S 2N7002_SOT23-3 S 2N7002_SOT23-3 S 2N7002_SOT23-3 S @ 2N7002_SOT23-3
3
1
+3VS +0.9V +1.5VS +1.1VS
R595 R596 R597
2
2
470_0805_5% 470_0805_5% 470_0805_5% 470_0805_5% SYSON# SUSP
<34,35,42> SYSON# SUSP <42>
VLDT_EN#
<13> VLDT_EN#
1
1
1
1
D D D D Q38 D D Q39 D
SUSP 2 Q47 SYSON# 2 Q49 SUSP 2 Q50 SUSP 2 Q52 SYSON 2 2 VLDT_EN 2 Q40
4 <26,33,40> SYSON SUSP# <26,28,33,38,41><33> VLDT_EN 4
G G G G G G G 2N7002_SOT23-3
S 2N7002_SOT23-3 S 2N7002_SOT23-3 S 2N7002_SOT23-3 S 2N7002_SOT23-3 2N7002_SOT23-3 S S 2N7002_SOT23-3 S
3
3
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DC/DC Circuits
FM1 FM2 FM3 CF1 CF2 CF3 Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
1 1 1 1 1 1 DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 0.3
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 36 of 56
A B C D E
A B C D E
BATT1
1 +3VALW 1
PQ3
3
TP0610K-T1-E3_SOT23-3
PR9 +3VL
1 2 BATT
100K_0402_5%
499K_0402_1% 340K_0402_1%
2 AC_LED# <33>
PR1 1
+5VALW
ADP_ID <33>
0.01U_0402_25V7K
2 1
2
PC12
1
PC1
PR8
PR4 1
2K_0402_5% PD4 @1000P_0402_50V7K
PR2
2
10K_0402_5%
PC15 0.1U_0402_16V7K VIN +DOCKVIN
2
1 2
1
2
ACES_88334-057N RLZ3.6B_LL34
8
ADP_SIGNAL 1 2 PR5
5 PR3 3 10K_0402_5%
P
5 10K_0402_5% +
4 4 0 1 2 1 BATT_OVP <33>
3 PL1 PL2 2
3 -
G
105K_0402_1%
2 SMB3025500YA_2P SMB3025500YA_2P
2
PR6 1
0.01U_0402_25V7K
1 ADPIN 1 2 2 1
4
1
1
PU1A
PJP1
PC6
LM358ADT_SO8
100P_0402_50V8J
2
1000P_0402_50V7K
390P_0402_50V7K
2
2
100P_0402_50V8J
820P_0402_50V7K
2200P_0402_50V7K
PD1
1
1
PC5
PC13
2 2
PC14
PC4
PC7
PC3
2
2
PC2
1000P_0402_50V7K
@PJSOT24C_SOT23-3
1
4 3 HCB2012KF-121T50_0805
4
1
1
3 1
3
2 2 2
1
1 PC8 PC9
2
2
1 1000P_0402_50V7K 0.01U_0402_50V4Z PH1
9
GND
10
GND
3
10KB_0603_1%_TH11-3H103FT
SUYIN_200275MR008GXOLZR ENTRIP1 <39>
2
3 PR10 3
8
200K_0402_1%
1
1
D
1 2 5
P
+
1
PD3 7 2 PQ1
1
0 G @SSM3K7002FU_SC70-3
@SM24.TC_SOT23-3 1 2 6
PR14 -
G
PR13 +5VALW PR11 PU1B S
100_0402_5%
3
1
100_0402_5% 150K_0402_1% LM358ADT_SO8
2
4
1
1
2
1
SMB_EC_DA1 PC10 PR12
SMB_EC_DA1 <6,32,33,34> 2.21K_0402_1%
0.22U_0603_10V7K PR15
2
150K_0402_1% PC11
2
SMB_EC_CK1 1000P_0402_50V7K EN0 <6,39>
SMB_EC_CK1 <6,32,33,34>
2
BAT_ID <38>
1
PR18 D
+5VS @47K_0402_1% +3VL 2 PQ2
PR16 1 2 +5VS G SSM3K7002FU_SC70-3
6.49K_0402_1% +3VL S
3
1 2 +5VALW
@100K_0402_5%
1
2
@0.01U_0402_25V7K
1
PR24
1
PR17 PH2
1
PC18
1K_0402_5%
@10KB_0603_1%_TH11-3H103FT PR23
BATT_TEMP <33>
2
@10K_0402_5%
2
@15K_0402_1% PU2
1
D
1 2 1
P
IN+ PQ4
4 2
O G @SSM3K7002FU_SC70-3
1 2 3
IN-
G
+5VALW PR20 S
3
1
4 4
@150K_0402_1%
2
1
@150K_0402_1% PC17
2
@1000P_0402_50V7K
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
DC Connector/CPU_OTP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4111P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 37 of 56
A B C D E
A B C D
P4 B+
BATT
VI N P2
PQ102
FDS6675BZ_SO8
1 8
PQ101 PQ103 PR102 PL101
1
2 7 1
SI4835BDY-T1-E3_SO8 SI4835BDY-T1-E3_SO8 0.012_2512_1% HCB2012KF-121T50_0805 3 6
8 1 1 8 1 2 1 2 CHG_B+ 5
7 2 2 7 PR103
6 3 3 6 47K_0402_5%
4
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
220P_0402_50V7K
1200P_0402_50V7K
680P_0402_50V7K
5 5 PC102 1 2
PR101 1U_0603_6.3V6M VI N
1
47P_0402_50V8J
1
0.1U_0603_25V7K
PC103
PC104
PC105
PC128
PC129
PC130
1 2 0_0402_5%
<33> AC_SET 1 2 AC SET
2
1
3
DTA144EUA_SC70-3 PR105
PC101
1
PQ104
0.47U_0603_16V7K
100K_0402_5%
10K_0402_5%
PC108
2
2
1
PR140
PC109
200K_0402_5%
2 PC107 AC OFF#
2
1
@0.1U_0603_25V7K
PC106
PR106
@0.01U_0402_16V7K
1
CHG_B+
2
PR107 C H GEN#
2
47K_0402_1% PR108
1 2 2 10_1206_5%
1
1
1 2 2 AC OFF <33>
LPMD
ACN
CHGEN
LPREF
ACSET
ACDET
ACP
PQ105 29
TP
1
5
6
7
8
D DTC115EUA_SC70-3 PR110 PC110
3
2 0_0402_5% 1U_0805_25V6K
3
G PR109 <26,28,33,36,41> SUSP# 1 2 8 28 1 2 PQ106
150K_0402_5% IADSLP PVCC PC111 DTC115EUA_SC70-3
S
3
2
SSM3K7002FU_SC70-3 9 27 BST_CHG 1 2 4 AO4466_SO8
AGND BTST
BQ24740VREF
PACIN_1 <39>
PC112 PU101
BQ24740RHDR_QFN28_5X5 D H _C HG
BATT
1 2 10 26
VREF HIDRV PL102 PR112
3
2
1
PR111 1U_0603_6.3V6M +3VL 10U_LF919AS-100M-P3_4.5A_20% 0.015_1206_1%
1
3K_0402_1% D LX_CHG
11 25 1 2 1 2
PA CIN PQ109 VDAC PH
1 2 2
2
G SSM3K7002FU_SC70-3 PD102 PR139
5
6
7
8
S PR113 VA DJ 12 24 R E GN 2 1 4.7_1206_5%
3
680P_0603_50V7K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
2 AC OFF# 1 2 PR114 1SS355_SOD323-2 2
@0_0402_5% 13 23 D L _CHG
2
1 1
EXTPWR LODRV
1
1SS355_SOD323-2
<33> VCTRL 1 2
PC113
PC114
PC115
PC116
PC132
4
1
PC131
14 22
2
ISYNSET PGND
1
DPMDET
2
1
PC117 PR115
IADAPT
1 2
SRSET
CELLS
1
1U_0603_10V6K 100K_0402_1% PC119 PQ110
SRN
SRP
2
3
2
1
BAT
PR116
2
2
0.1U_0402_10V7K
15
16
17
18
19
20
21
PR117
BQ24740VREF
IAD APT
100K_0402_5%
PR118
Charge Detector 1 2
1
10K_0402_5%
1 2
<33> ADP_I 47K_0402_5%
1
D PR119
0.22U_0603_10V7K
100P_0402_50V8J
1
1
PQ111 2 BAT_ID <37>
2
PC120
PC121
SSM3K7002FU_SC70-3 G
S
BATT
2
3
VI N
0.1U_0603_25V7K
@0.1U_0603_25V7K
PR120
2 1 I R EF <33>
2
PC122
PC124
133K_0402_1%
1
PD104 PC123
1
2
PR121 681K_0402_1%
200K_0402_1% 1 2
1
PR123
2
1M_0402_5%
3
1 2 3
VIN_1 PR124
+3VL VI N 1K_0402_5%
VI N 1 2
1
1
PR125
47_1206_5% PR126
1
10K_0402_5%
100K_0402_1% PR127
VI N PR130 10K_0402_1%
2
8
+3VL
PR128
10K_0402_1%
2.15K_0402_1% PU102B
2
1 2 5
P
+
1
PR129
7
2
O
1
PACIN
100K_0402_5%
PR131 6
-
G
133K_0402_1% PC125 C H GEN#
2
1
PR132
1
0.047U_0402_16V7K 10K_0603_0.1%
2
PR134
2
2
1
D PD103
3 10K_0402_5%
P
2
+ PQ112 RLZ4.3B_LL34
1 2
O
1
2 G SSM3K7002FU_SC70-3
2
-
G
PU102A S
PR135
3
LM393DG_SO8 FSTCH G#
4
10K_0603_0.1% PR136
60.4K_0402_1%
2
D
1 2 VIN_1
1.24VREF <33> FSTCHG 2 PQ113
G SSM3K7002FU_SC70-3
S
3
STD_ADP <33>
PU103
4 3 1.24VREF
ACD ET REF CATHODE
1 2
1
PC127 2
PR137 NC
22P_0402_50V8J
1
100K_0402_1%
4 4
20K_0402_1% 5 1
2
ANODE NC
PR138
APL1431LBBC-TR_SOT23-5
2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Charger
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS LA-3941P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 38 of 56
A B C D
A B C D E
2VREF_51125
1
1 1
PC302
0.22U_0603_10V7K
2
PR301 PR302
13.7K_0402_1% 30.9K_0402_1%
1 2 1 2
PR303 PR304
B+ B++
20K_0402_1% 20K_0402_1%
B++
PL301 1 2 1 2
HCB2012KF-121T50_0805
<BOM Structure>
1 2 +3VLP
ENTRIP2
ENTRIP1
2200P_0402_50V7K
@0.1U_0402_25V4K
PR305 PR306
390P_0402_50V7K
2200P_0402_50V7K
2200P_0402_50V7K
@0.1U_0402_25V4K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
140K_0402_1% 113K_0402_1%
1
1
PC321
PC316
1 2 1 2
1
PC322
PC301
PC303
PC317
PC304
PC305
PC313
PQ301
2
2
6
5
6
7
8
1 8
D1 1G
1
2 7 PC306
ENTRIP2
VFB2
TONSEL
VFB1
ENTRIP1
VREF
D1 1S/2D 10U_0805_6.3V6M PQ302
3 G2 1S/2D 6 25 P PAD AO4466_SO8
UG1_3V
4 5
2
S2 1S/2D
7 24 4
2 AO4932_SO8 VO2 VO1 2
8 23 PR308 PC308
PR307 VREG3 PGOOD 2.2_0402_5% 0.1U_0402_10V7K
PR309 1 2 1 2 BST_3V 9 22 BST_5V 1 2 1 2 PR310
3
2
1
0_0402_5% 0_0402_5% VBST2 VBST1 0_0402_5%
PL302 1 2 PC307 UG_3V 10 21 UG_5V 1 2 PL303
4.7UH_SIQB74B-4R7PF_4A_20% 0.1U_0402_10V7K DRVH2 DRVH1 4.7UH_PCMC063T-4R7MN_5.5A_20%
2 1 LX_3V 11 20 LX_5V 1 2 +5VALWP
+3VALWP LL2 LL1
5
6
7
8
LG_3V 12 19 LG_5V
DRVL2 DRVL1
1
1
SKIPSEL
1
VREG5
1
VCLK
PC309 PR315 +3VL PR316 1 PC319
GND
B++
EN0
1
VIN
PC320 + @4.7_1206_5% PR312 4.7_1206_5% @22U_0805_6.3V6M
2
1 2 4 + PC310
1 2
1 2
150U_D_6.3VM
13
14
15
16
17
18
1
2 TPS51125RGER_QFN24_4X4 PR317
PC314 100K_0402_5% PC315 2
1
@680P_0603_50V8J <6,37> EN0 680P_0603_50V8J
2
3
2
1
2
VL PQ304
PR311 SI4894BDY-T1-E3_SO8
2
191K_0402_1%
3/5V_OK <20,41>
1
PC311
10U_0805_10V6K
2
1
B++
PC312
<37> ENTRIP1
2
3 0.1U_0603_25V7K 3
2VREF_51125
ENTRIP2
1
D D
PQ305 2 2 PQ306
SSM3K7002FU_SC70-3 G G SSM3K7002FU_SC70-3
S S +3VLP +3VL
3
PJP301
PJP302 2 1
+5VALWP 1 2 +5VALW (4.5A,180mils ,Via NO.= 9)
PR313 PAD-OPEN 2x2m
100K_0402_5%
PAD-OPEN 4x4m
1 2 VL PJP303
+3VALWP
1 2 +3VALW (3A,120mils ,Via NO.= 6) VL +5VL
PQ308 PQ307
1
3
1
PC318
@0.047U_0603_16V7K PR314
2
100K_0402_5%
2
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
3.3VALWP/5VALWP
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4111P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 39 of 56
A B C D E
A B C D
1 1
PR401
0_0402_5%
1 2 PL401
<26,33,36> SYSON
1
HCB1608KF-121T30_0603
PC401 1.8V_B+ 1 2 B+
@0.1U_0402_25V4K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
2200P_0402_50V7K
@1000P_0402_50V7K
2
5
6
7
8
1
+5VALW
PC414
PC403
PC404
PC405
PC406
1+5VALW
2
2 2
PR402 PC402
0_0402_5% 0.1U_0402_10V7K 4
PR403
15
14
1
316_0402_1% PU401
PR404
EN_PSV
TP
VBST
255K_0402_1% PQ401
PR410
2
3
2
1
1 2 2 13 DH _1.8V 1 2 DH_1.8V_1 AO4466_SO8 PL402
TON DRVH 2.2UH_PCMC063T-2R2MN_8A_20%
PR405 0_0402_5%
+1.8VP 2 1 3 12 LX_1.8V 1 2 +1.8VP
VOUT LL
220U_D2_4VY_R25M
0_0402_5%
1
4 V5FILT TRIP 11 1 2
5
6
7
8
PR406 PR407
1
5 10 +5VALW 10.7K_0402_1% @4.7_1206_5%
VFB V5DRV
PC408
+
1
1
PC409 6 9 PC415
2 2
PGOOD DRVL
PGND
1U_0603_10V6K GND 4.7U_0805_10V6K
2
4
2
2
PC412
+1.8VP TPS51117RGYR_QFN14_3.5x3.5 @680P_0603_50V7K
PR408
7
1
1 2 DL_1.8V
14.3K_0603_0.1% PQ402
3
2
1
SI4894BDY-T1-E3_SO8
1 2
PC413
@10P_0402_50V8J
1
3 3
PR409
10K_0603_0.1%
2
PJP401
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1.8VP
Size Document Number R ev
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS LA-3941P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
D ate: Monday, March 16, 2009 Sheet 40 of 56
A B C D
A B C D E
1 1
PR518
0_0402_5%
+1.1VS 1 2 PR501 PR502 PR503 PR504
B+++ 11.5K_0402_1% 24.9K_0402_1% 18.7K_0402_1% 11.5K_0402_1%
+1.1VSP 1 2 1 2 1 2 2 1 2 1 +1.2VALWP
PR517
10_0402_5%
B+++
2
PR505 B+++ B+
0_0402_5% PL502
2200P_0402_50V7K
@0.1U_0402_25V4K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
HCB2012KF-121T50_0805
2 1
1
1
1
+1.1VSP
PC517
PC501
PC502
PC518
2
VCCP_POK
470P_0402_50V7K
2200P_0402_50V7K
@0.1U_0402_25V4K
4.7U_0805_25V6-K
8
7
6
5
5
6
7
8
PC503 PU501
1
PC516
PC504
PC505
PC521
2 @0.022U_0603_25V7K PQ502 2
VO2
VFB2
TONSEL
VFB1
VO1
GND
25 AO4466_SO8
2
PQ501 P PAD
2
AO4466_SO8 4 7 24 4
PGOOD2 PGOOD1
PC507
PC506 PR506 8 23 PR507
EN2 EN1 0.1U_0402_10V7K
0.1U_0402_10V7K 2.2_0402_5% 2.2_0402_5%
+1.1VSP 2 1 2 1 BST_1.1V 9 22 BST_1.2V 2 1 1 2
1
2
3
3
2
1
VBST2 VBST1
+1.2VALWP
PL501 UG1_1.1V 2 1 UG_1.1V 10 21 UG_1.2V 2 1 UG1_1.2V PL503
2.2UH_PCMC063T-2R2MN_8A_20% 0_0402_5% PR508 DR VH2 DR VH1 PR509 3.3UH 30% MSCDRI-7030AB-3R3N 4.1A
+1.1VSP 2 1 LX_1.1V 11 20 LX_1.2V 0_0402_5% 1 2 +1.2VALWP
LL2 LL1
1
LG_1.1V 12 19 LG_1.2V
DR VL2 DR VL1
8
7
6
5
1
PR515
5
6
7
8
220U_D2_4VY_R25M
4.7U_0805_6.3V6K
4.7U_0805_6.3V6K
4.7_1206_5% PR516 PR519
PGND2
PGND1
1 1
V5FILT
TRIP2
TRIP1
220U_B2_2.5VM
4.7_1206_5%
V5IN
1
2
+ +
1 2
PC508
PC509
PC510
PC511
1K_0402_5%
1 2
2
PC519 4 TPS51124RGER_QFN24_4x4
2
13
14
15
16
17
18
1
2 470P_0603_50V8J 2
4
PC520
2
PQ504 470P_0603_50V8J
2
1
PQ503 AO4468_SO8
1
2
3
3
2
1
15.4K_0402_1% PR510 33K_0402_5%
1 2 10.5K_0402_1% 1 2
3/5V_OK <20,39>
2
PR513
0_0402_5%
3 3
2 1
<26,28,33,36,38> SUSP#
1
PC512
1 2 +5VALW 0.1U_0402_16V7K
2
PR514
3.3_0402_5%
1
PJP501 PJP502
+1.1VSP 1 2 +1.1VS +1.2VALWP 1 2 +1.2VALW
PAD-OPEN 4x4m PAD-OPEN 4x4m
PJP503
4 4
+1.1VSP 1 2 +1.1VS
PAD-OPEN 4x4m
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
1.1VSP/1.2VALWP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4111P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 41 of 56
A B C D E
A B C D E
1 1
+1.8V
+1.8V
PU601
1 6 PU603
VIN VCNTL +5VALW
@10U_0805_10V4Z
1 VIN VCNTL 6 +5VALW
@10U_0805_10V4Z
2 5
GND NC
1
PC602
2 GND NC 5
PC609
PC601 3 7
VREF NC
1
10U_0805_10V4Z PC613 3 7
2
2
VREF NC
1
PR601 4 8 PC603 10U_0805_10V4Z
2
1K_0402_1% VOUT NC 1U_0603_16V6K PR606 PC612
4 8
2
1K_0402_1% VOUT NC 1U_0603_16V6K
9
2
TP
9
2
G2992F1U_SO8 TP
G2992F1U_SO8
1 2 VREF1.5V
<34,35,36> SYSON#
0.1U_0402_16V7K
PR602 +0.9VP
1
0.1U_0402_16V7K
0_0402_5%
+1.5VSP
1
PQ601
SSM3K7002FU_SC70-3 PR603 PQ602
1
1
2 D SSM3K7002FU_SC70-3 2
1K_0402_1% PR607
1
PC605 D
1 2 2
<36> SUSP 5.1K_0402_1%
2
PC604
G 10U_0805_6.3V6M 1 2 2 PC614
PR604 <36> SUSP
PC611
@0_0402_5% S PR608 G 10U_0805_6.3V6M
3
2
1
0_0402_5% S
3
1
PC606
2
@0.1U_0402_16V7K PC610
2
@0.1U_0402_16V7K
4.7U_0805_6.3V6K
3 3
1U_0603_6.3V6M
PAD-OPEN 3x3m
1
GND
PC607
PC608
PR605
1 @150_1206_5%
2
PJP603
+1.5VSP 1 2 +1.5VS (1A,40mils ,Via NO.= 2)
PAD-OPEN 3x3m
PJP602
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
0.9VSP/2.5VSP/1.5VSP
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4111P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 42 of 56
A B C D E
A B C D E
PL201 2 1
+CPU_CORE_NB 4.7UH_PCMC063T-4R7MN_5.5A_20%
1
4.7_1206_5%
PQ202
PR245
1 PQ201
AO4466_SO8
10U_0805_6.3V6M
AO4468_SO8
1
+ PC202 1 8 1 8 CPU_B+
PC201
<6> VDD_NB_FB_H 220U_B2_2.5VM 2 7 2 7
1 2
PC251 3 6 3 6
2
2
470P_0402_50V7K
2200P_0402_50V7K
2200P_0402_50V7K
PC238
PC203
PC258
5 5 PC204
4.7U_0805_25V6-K
1
1
<6> VDD_NB_FB_L
4
680P_0603_50V7K
2
2
1 PR203 1
1
0_0402_5%
0_0402_5%
0_0402_5%
PR206
PR209
UGATE NB1
PHASE NB
PR204
LGATE NB
22K_0402_1%
2
ISL6265_PWROK
1 2
1 2
PC205 PR205
1000P_0402_50V7K 2_0402_5%
1 2
+5VS
1
1
D B+
CPU_B+
1
44.2K_0402_1% 1200P_0402_50V7K
2 PQ209 PC207 PL202
33P_0402_50V8K
<33> VFIX_EN G @SSM3K7002FU_SC70-3 0.1U_0402_16V7K PC206 SMB3025500YA_2P
17.4K_0402_1%
S 0.1U_0402_16V7K
3
BOOT_NB1 2
1
PC209
PC208
2 1
1000P_0402_50V7K
+5VS
PR207
1
47P_0402_50V8J
1000P_0402_50V7K
PR208 1 1
1
2200P_0402_50V7K
68U_25V_M
68U_25V_M
Connect to EC pin 110. 2_0402_5%
1
330P_0402_50V7K
3300P_0402_50V7K
1800P_0402_50V7K
390P_0402_50V7K
3300P_0402_50V7K
1800P_0402_50V7K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
PC211
1 2 + +
CPU_B+
47P_0402_50V8J
PC214
PC210
PC2532
5
6
7
8
1
PC243
PC239
PC234
PC235
PC212
PC213
PC248
PC254
PC255
PC249
PC250
PC215
2.2U_0603_6.3V6K
2
1
1
2 2
2
PR210
PC216 PR211
2
PC261
PC262
0.1U_0603_25V7K 1_0603_5%
2
1 2
+5VS 4
2
1 2
2 +3VS 2
PHASE NB
UGATE NB
PR212
LGATE NB
VSEN_NB
RTN_NB
0_0402_5%
1 2 PQ203
BOOT_NB
3
2
1
PR213 IRF8714TRPBF_SO8
<BOM Structure>
@0_0402_5% 2.2_0603_5% 0.22U_0603_10V7K UGATE0_1
1 2 PR214 PC217 0.36UH_PCMC104T-R36MN1R17_30A_20%
1
10K_0402_1%
1 2 1 2 2 1
48
47
46
45
44
43
42
41
40
39
38
37
+CPU_CORE_0
PR215 PU201
1
4.7_1206_5%
PC218 4.7_1206_5%
3.65K_0402_1%
PR216
@10K_0402_5% PL203
FB_NB
COMP_NB
FSET_NB
VSEN_NB
RTN_NB
OCSET_NB
PGND_NB
LGATE_NB
PHASE_NB
UGATE_NB
VIN
VCC
47P_0402_50V8J
PR220
PR242
PR221
1 2
BOOT0
1
0_0603_5%
2
PC259
1 36 PR219
OFS/VFIXEN BOOT_NB PR217
1 2
2200P_0603_50V7K 2
2
2 35 4 @4.02k_0603_1%
<33> VGATE PR246 1100K_0402_5% PGOOD BOOT0
2 1 2
<19> H_PWRGD 1 2 ISL6265_PWROK 3 34 UGATE0
<6,20,33> SB_PWRGD PR234 @100K_0402_5% PWROK UGATE0 PC219 1 2
2
PR218 1 2 SVD 4 33 PHASE0 0.1U_0603_25V7K
3
2
1
<6> CPU_SVD 0_0402_5% SVD PHASE0 PQ205 ISP 0
PR222 1 2 SVC 5 32 IRFH7932TRPBF_PQFN
<6> CPU_SVC 0_0402_5% SVC PGND0
CPU_B+
6 31 LGATE0
<33> VR_ON PR223 PR224 ENABLE LGATE0
5
6
7
8
2200P_0402_50V7K
2200P_0402_50V7K
1800P_0402_50V7K
390P_0402_50V7K
47P_0402_50V8J
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
4.7U_0805_25V6-K
1 2 1 2 7 30
RBIAS PVCC
1
1
1
PC240
PC237
PC236
PC220
PC221
PC252
PC256
PC257
107K_0402_1% 10K_0402_1% 8 29 LGATE1
OCSET LGATE1
PC222
2
2
PR225 PC223 9 28
2
VDIFF0 ISL6265IRZ-T_QFN48_6X6 PGND1
1 2 1 2 4
10 27 PHASE1
255_0402_1% 4700P_0402_25V7K FB0 PHASE1 PR226
PR227 11 26 UGATE1 1 2 UGATE1_1 PQ206
3 COMP0 UGATE1 0_0603_5% IRF8714TRPBF_SO8 3
1 2
3
2
1
12 25 BOOT1 1 2 1 2 2 1
VW0 BOOT1 +CPU_CORE_0
1K_0402_1% PR228 PL204
COMP1
VDIFF1
VSEN0
VSEN1
1
4.7_1206_5%
4.7_1206_5%
RTN0
RTN1
ISN1
ISP0
VW1
ISP1
1
FB1
3.65K_0402_1%
PR229
PR244
0.22U_0603_10V7K
TP
PR231
PR230 PC225
1 2 1 2
13
14
15
16
17
18
19
20
21
22
23
24
49
47P_0402_50V8J
1 2
1
54.9K_0402_1% 1200P_0402_50V7K PR232 4
2
VSEN0
PC260
+CPU_CORE_0
PR233
VSEN1
1 2 1 2
RTN0
RTN1
ISP 0
2
180P_0402_50V8J 6.81K_0402_1% +CPU_CORE_0 2200P_0603_50V7K 1 2
2
3
2
1
ISP 1 PC229
@1000P_0402_50V7K
1 2 PC230 0.1U_0603_25V7K 1 2
PC228 @1000P_0402_50V7K PQ208
1000P_0402_50V7K 2 1 IRFH7932TRPBF_PQFN
PC231
PC241 @180P_0402_50V8J ISP 1
PC244
1 2 1000P_0402_50V7K
@1000P_0402_50V7K
@6.81K_0402_1% @54.9K_0402_1%
2 1 2 1
2
2
PC232
PC245
1 2 @1200P_0402_50V7K
<6> CPU_VDD0_FB_L PR237 PR240
1
@1000P_0402_50V7K
0_0402_5% @1K_0402_1%
2 1
2
4 PR243 4
@255_0402_1%
@1000P_0402_50V7K
PC242 2 1 2 1
PC246
+1.8V 1 2 @1000P_0402_50V7K
PR239 @4700P_0402_25V7K
1
0_0402_5% PC233
1
PC247
2
PR241
@0_0402_5%
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
CPU_CORE
Size Document Number R ev
2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4111P 0.1
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 43 of 56
A B C D E
A B C D E
4 43 CPU_CORE 9/29 Compal HW request PC202 change the value from 220U_6.3VM_R15 to 220U_D24VY_R25M
7 38 Charger 9/29 Compal the footprint is wrong Change the footprint of PR102
DC Connector
8 37 /CPU_OTP 10/08 Compal for Layout These two choke are parallel ,it's not series.
9 38 Charger 10/08 Compal the footprint is wrong Change the footprint of PR102
3
11 41 1.1VSP/1.2VALWP 10/08 Compal PWR request Add PR517 、PR518 3
12 37
DC Connector
/CPU_OTP 11/01 Compal PWR request Add PD4 、PC12
13 37 3.3VALWP/5VALWP 11/01 Compal for Layout change PQ301, Cencel PQ303
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power Changed-List History-1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 44 of 56
A B C D E
A B C D E
37 DC Connector 01/09 Compal AC LED change to KBC control AC_LED# connect to KBC pin 97
19 /CPU_OTP
20 37 3.3VALWP/5VALWP 01/14 Compal for layout Change PC309 to D size and add PC320
21 38 Charger 02/27 Compal EMI request CHG_B+ Add 1200pF and 330pF
22 43 CPU_CORE 02/27 Compal EMI request CPU_B+ Add 1800pF*2 2200pF*1 and 390pF*2
2 2
24 37 DC Connector 02/27 Compal EMI request VIN Add 2200pF and 390pF, ADPIN add 820pF
/CPU_OTP
25
37 3.3VALWP/5VALWP 02/27 Compal Change OTC shun down pin. Change OTC shun down pin to PU301 pin13.
26 43 CPU_CORE 03/04 Compal Change high-side MOS for WWAN issue Change PQ203 and PQ206 to powerpak
28 37 DC Connector 04/02 Compal AC LED issue Chaange AC_LED# pull high to +3VL
/CPU_OTP
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
Power Changed-List History-1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 45 of 56
A B C D E
A B C D E
R e a lt e k R T L 8 1 0 2 E L
2 25 LAN 1 0 /2 9 HPQ A d d P O E (P o w e r O v e r E th e rn e t) d e sig n U p d a te th e L A N D esig n p a g e a n d su p p o rt circu it 0 .2
3 16 CRT 1 0 /2 9 HW C R T c a n n o t d isp la y C h a n g e t h e C R T C o n n . sig n a ls co n n ectio n first. 0 .2
W a it c o rre c t s y m b o l f o r fix
4 29 A u d io 1 0 /3 0 HW S p e a k e r n o so u n d A d d R 9 7 3 (1 0 K _ 0 4 0 2 ) t o + 3 V A L W o n H P _ D E T # 0 .2
5 4 FAN 1 1 /0 1 HW F A N C o n n . n o t c o rre c t p a rt C h a n g e J P 2 P C B F o o t p rin t f ro m A C E S _ 8 5 2 0 4 -0 2 0 0 1 _ 2 P to 0 .2
A C E S _ 8 8 2 3 1 -0 2 0 0 1 _ 2 P
6 29 S p ea k er 1 1 /0 1 HW S p e a k e r C o n n . n o t c o rre c t p a rt C h a n g e J P 2 0 P C B F o o t p rin t f ro m A C E S _ 8 5 2 0 4 -0 4 0 0 1 _ 4 P to 0 .2
A C E S _ 8 8 2 3 1 -0 4 0 0 1 _ 4 P
7 34 MDC 1 1 /0 1 HW M D C C o n n . n o t c o rre c t p a rt C h a n g e J P 2 0 P C B F o o t p rin t f ro m A C E S _ 8 8 0 1 8 -1 2 4 G _ 1 2 P to 0 .2
A C E S _ 8 8 0 2 0 -1 2 1 0 1 _ 1 2 P
2
8 11,35 TV_OUT 1 1 /0 5 HW T V -O U T F u n c tio n n o su p p o rt D e l R 5 9 ,R 6 0 ,R 6 1 ,R 1 1 5 ,R 1 1 6 ,R 1 1 7 a n d T V -O U T re la t e d d e s ig n . 0 .2 2
12 21 S B G PIO 1 1 /0 5 HW C h a n g e S B G P I O re fe r to J B K 0 0 fo r c o m m o n 1 . C o n n e c t U 1 5 .C 6 t o G N D b y 0 _ 0 4 0 2 . 0 .2
2 . C h a n g e W L O F F # f ro m G P I O 5 0 t o G P I O 6 1 .
3 . C h a n g e B T _ C O M B O _ E N # f ro m G P I O 5 1 to G P IO 6 2 .
4 . C h a n g e W W O F F # f ro m G P I O 5 2 t o G P I O 6 3 .
13 31 SB SATA 1 1 /0 5 HW V e r t ic a l L 5 1 1 < --> 4 , 2 < --> 3 fo r la y o u t ro u tin g V e rt ic a l L 5 1 1 < --> 4 , 2 < --> 3 f o r la y o u t ro u tin g 0 .2
14 29 A u d io H P O U T 1 1 /0 5 HW A d d 1 5 0 U F C a p s fo r e a c h D O C K _ L O U T _ R / L A dd 150U F C aps for each D O C K _ L O U T _ R /L 0 .2
3 3
R e m o v e C 8 9 5 ,U 2 2
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-1
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 46 of 56
A B C D E
A B C D E
27 18 HDMI 1 1 /0 9 HW R e d u c e H D M I D e sig n R e m o v e R 4 9 0 (1 0 0 K _ 0 4 0 2 ) 0 .2
28 6 CPU 1 1 /0 9 HW A d d H _ T H E R M T R I P # o n e m o re w a y A d d R 1 6 clo se to Q 3 .1 fo r H _ T H E R M T R I P # 0 .2
29 33 KBC 1 1 /0 9 HW U p d a t e K B C P in D e fin itio n fo r c o m m o n A d d H _ T H E R M T R I P # to U 3 3 .2 5 0 .2
30 35 H o les 1 1 /0 9 ME U p d a t e f o r M / E D ra w in g D el H 4 9 H 5 0 H 3 8 H 4 5 fo r M /E d ra w in g ch a n ge 0 .2
31 26 M in i -C a rd 1 1 /0 9 HW R e d u c e M in i-C a rd d e sig n , c h a n g e S I M C a rd d e sign R ep lace D 1 7 an d D 47 becom e R 52 and R 53 0 .2
D e l R 4 0 0 a n d R 4 6 , C h a n g e J P 6 p in d e f in it io n f o r c o m m o n
32 33 KBC 1 1 /0 9 HW R e s e r v e 0 _ 0 6 0 3 fo r K B B a c k L ig h t A d d R 5 1 6 (0 _ 0 6 0 3 ) b e t w e e n J P 4 8 .1 / 4 a n d + 5 V S _ L E D 0 .2
33 27 C a r d R ea d er 1 1 /1 0 HW C o rre c t C a rd R e a d e r L E D p a rt C h a n g e D 5 f ro m S C 5 0 0 0 0 4 E 0 0 (A Q U A _ W H IT E ) to 0 .2
S C 5 0 0 0 0 4 W 0 0 (W H I T E )
34 34 L E D F u n ctio n 1 1 /1 0 HW C o r r e c t L E D fu n c tio n fo r c o m m o n C h a n g e L E D f ro m D 5 0 ,D 3 0 ,D 2 7 S C 5 0 0 0 0 4 E 0 0 0 .2
(A Q U A _ W H I T E ) t o D 6 ,D 7 ,D 8 S C 5 0 0 0 0 4 W 0 0 (W H I T E )
3 C h a n g e L E D f ro m D 4 5 ,D 4 6 S C 5 0 0 0 0 4 B 0 0 3
(A Q U A _ W H I T E / A M B E R ) t o D 1 7 ,D 1 8 S C 5 0 0 0 0 5 M 0 0
(Y E L L O W / W H I T E ); A d d Q 7 ,R 2 0 a n d R 4 2 c lo s e t o D 1 8
35 21 S B -G P I O 1 1 /1 0 HW A d d o n e m o re w a y fo r G S E N S O R L E D # in fo rm p in A d d H D D _ H A L T L E D # c o n n e c t f ro m U 1 5 .P 8 0 .2
36 33 K B C-G PIO 1 1 /1 1 HW A d d C I R _ I N P H to + 5 V L A d d R 4 6 1 0 K _ 0 4 0 2 P H t o + 5 V L c lo s e t o U 3 3 0 .2
A d d E S B _ C L K / D A T P H to + 3 V L A d d R 5 1 4 ,R 5 1 5 1 0 K _ 0 4 0 2 P H t o + 3 V L c lo s e t o U 3 3
37 6,31 C P U ,F P R 1 1 /1 3 HW R e d u c e S 3 p o w e r c o n su m p tio n C h a n g e R 1 5 .2 ,R 2 1 .2 ,R 3 6 .2 ,R 3 0 .2 c o n n ectio n fro m 0 .2
+ 1 .8 V t o + 1 .8 V S ; R e m o v e R 6 2 2 , in s ta ll R 5 8 1
38 11 NB 1 1 /1 3 HW R e d u c e th e le v e l sh ift d e sig n fo r C h ip A 1 2 . D e l Q 6 ,R 8 7 ; Q 5 ,R 8 4 a n d re p la c e b y 0 o h m (a d d R 6 7 ,R 6 8 ) 0 .2
c o n n e c t d ire c t ly . I n s t a ll R 3 7 1 (1 0 K o h m )
39 17 W eb C a m 1 1 /1 3 HW U p d a te th e W e b C a m + D ig ita l M ic re se rv e r con n . C h a n g e J P 7 f ro m S P 0 2 0 0 0 H C 0 0 (8 p in )--> S P 0 2 0 0 0 I L 0 0 (6 p in ) 0 .2
40 6,33 C P U ,K B C 1 1 /1 3 HW U p d a te T H E R M T R I P # d e sig n to E C C h a n g e R 1 6 .2 c o n n e c t io n f ro m T H E R M T R I P # t o 0 .2
4
T H E R M T R I P # _ E C f o r s e p a ra t e 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 47 of 56
A B C D E
A B C D E
C o r r e c t G -S e n so r L E D d e sig n d e fin e C h a n g e R 9 8 8 .1 c o n n e c t io n f ro m + 5 V S _ L E D to + 3 V S 3
55 29 A u d io -D o ck 1 1 /1 4 HPQ F o r G S m a rk re q u ire m e n t A d d R 9 6 8 ,R 9 6 9 c lo s e t o C 7 7 5 / C 7 7 6 . 0 .2
56 29 H o les 1 1 /1 4 ME U p d a t e H o le s to m e e t M / E D ra w in g A d d back H 52 becom e H _ 1P 5N ; D el C F 4 0 .2
57 4,24 M u lti-B a y 1 1 /1 4 ME U p d a t e S y m b o l to m e e t M / E D ra w in g U p d a t e J P 2 ,J P 9 ,J P 1 0 ,J P 1 1 ,J P 2 0 ,J P 4 0 ,J H D M I ,J E S A T ,J C R T , 0 .2
JD O C K Sym bol
58 33 H o les 1 1 /1 4 ME U p d a t e H o le s to m e e t M / E D ra w in g A d d back H 52 becom e H _ 1P 5N ; D el C F 4 0 .2
59 20 SB 1 1 /1 6 A TI R e se rv e to fix th e O T S 3 2 5 0 5 5 I ssu e R e s e rv e R 8 3 P H t o + 3 V S 0 .2
60 33 KBC 1 1 /1 6 EC C h a n g e d e sig n fo r E C te a m d e b u g C h a n g e J P 3 4 .1 f ro m + 5 V A L W to + 5 V L 0 .2
61 35 DOCK 1 1 /1 6 EMC C o n n e c t D O C K g u id e p in to G N D A d d J D O C K .4 5 / 4 6 to G N D 0 .2
62 33 K /B 1 1 /1 6 HW F ix K B m a tri x issu e D e l K S I 6 a n d K S O 9 o u t o f p a g e n et co n n ect 0 .2
63 28,29 HPQ M a k e s o m e A u d io re la te d d e sig n c h a n g e C h a n g e C 9 8 3 ,C 9 8 4 f r o m 1 U F t o 0 .0 2 2 U F . C h a n g e C 1 0 4 9 ,C 1 0 5 0 ,C 1 0 4 0 ,C 1 0 4 1 0 .2
A U D IO 1 1 /1 8 f r o m 0 .4 7 U F t o 0 .0 2 2 U F . C h a n g e R 1 0 0 2 ,R 1 0 0 5 f r o m 2 0 K t o 0 o h m . C h a n g e
4 4
C 1 0 4 4 f r o m 1 0 U F t o 4 .7 U F . R e m o v e R 1 0 0 0 ,R 1 0 0 4 ; I n sta ll R 1 0 0 1 ,R 1 0 0 3 .
64 29 A U D IO 1 1 /1 9 HPQ M a k e s o m e A u d io re la te d d e sig n c h a n g e C h a n g e R 9 6 8 ,R 9 6 9 f ro m 4 0 .2 _ 0 4 0 2 t o 4 7 _ 0 6 0 3 0 .2
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 48 of 56
A B C D E
A B C D E
66 22 SB 1 1 /2 0 A TI D e s ig n C h a n g e fo r S B A 1 2 V e rsio n c h ip I n s t a l l R 5 9 3 , re m o v e R 5 9 2 0 .2
67 22 SB 1 1 /2 0 HW R e d u c e S B P o w e r D e sig n -N o I D E su p p o rt R e m o v e R 1 2 ,C 5 4 3 ,C 5 4 4 ,C 5 4 7 ,C 5 3 6 0 .2
68 3 3 , 3 4 F u n ctio n B o a rd 1 1 /2 0 HW R e se rv e fo r R a c h m a n U M A se le c tiv e R e s e r v e R 5 5 5 f o r + 5 V A L W _ L E D , a d d R 5 5 4 f o r + 3 V L c lo s e t o J P 3 6 .1 0 .2
R e s e r v e R 1 0 3 4 c l o s e t o J P 3 6 .4 ,R 1 0 3 5 c lo s e J P 3 6 .5 ,R e m o v e R 1 0 3 6
A d d R 5 1 3 P H t o + 3 V S c lo s e t o U 3 3 .1 9
69 23 SB 1 1 /2 0 HW M a k e th e S B S tra p S e e tin g fo r c o m m o n I n s t a ll R 3 5 6 (1 0 K _ 0 4 0 2 ) 0 .2
70 31 B lu eT o o th 1 1 /2 0 HW U p d a t e B T d e sig n fo r c o m m o n C h a n g e R 5 2 0 f ro m 4 7 K _ 0 4 0 2 t o 1 0 K _ 0 4 0 2 0 .2
71 34 P o w er O n S w i tch 1 1 /2 2 HW C a n c e l o n e re se rv e d p o w e r o n sw itc h D el S W 3 0 .2
72 33 KBC 1 1 /2 2 HW M o d if y S M B _ E C _ D A 1 / C K 1 P H fo r c o m m o n C h a n g e R 5 2 8 ,R 5 2 9 p in 2 c o n n e c t io n f ro m + 5 V L t o + 3 V L 0 .2
73 6 CPU 1 1 /2 2 HW L in k P R O C H O T # b e tw e e n C P U a n d N B A d d R 5 9 c lo s e t o Q 2 0 .2
74 19 SB 1 1 /2 2 HW R e se rv e L P C C L K 1 fo r d e b u g c a rd fu n c tio n A d d R 3 0 8 2 2 _ 0 4 0 2 f o r U 1 5 .E 2 2 c lo s e t o R 3 6 2 .1 , re m o v e R 3 0 1 0 .2
2
75 26 E x p ress C a rd 1 1 /2 2 HW T o a v o id N e w C a rd S w itc h le a k a g e issu e A d d R 5 4 (0 _ 0 4 0 2 ) c lo s e t o U 2 1 .6 0 .2 2
76 28 A u d io C o d ec 1 1 /2 2 HW R e s e r v e S P D I F O U T 1 te st p o in t fo r v e rify A d d T 2 1 c lo s e t o U 2 7 . 4 5 0 .2
77 10~13 N B, 1 1 /2 3 HW B O M c o rre c t fo r S I -1 S M T b u ild U p d a t e U 3 ( S A 0 0 0 0 1 Z G 0 0 - - > S A 0 0 0 0 1 Z G 2 0 );U 1 0 ( S A 0 0 0 0 1 Z 3 0 0 --> 0 .2
S A 0 0 0 0 1 Z 3 1 0 );U 1 5 ( S A 0 0 0 0 1 S 5 1 0 - - > S A 0 0 0 0 1 S 5 6 0 )
78 19 SB 1 1 /2 3 HW C h a n g e C ry sta l R e s. siz e fo r la y o u t sp a c e C h a n g e R 3 8 9 f ro m 0 6 0 3 t o 0 4 0 2 0 .2
79 22 SB 1 1 /2 6 HW R e d u c e S B S A T A P o w e r C a p s (C o n firm w ith A T I F A E ) C h a n g e C 5 6 7 ,C 5 6 8 f ro m 1 0 U _ 0 8 0 5 t o 1 U _ 0 8 0 5 0 .2
80 28 C o d ec 1 1 /2 6 HW S P D I F 0 --> 1 d e sig n c h a n g e to fo llo w V a d e r C h a n g e U 2 7 .4 8 / 4 5 p in c o n n e c t io n 0 .2
81 34 T/P 1 1 /2 8 HW C h a n g e T / P P o w e r fo r re d u c e S 4 / S 5 p o w e r c o n su m p tio n R em ove R 235; A dd Q 85, R 645, Q 34 0 .2
82 14 HDMI 1 1 /2 8 A TI F i x H D M I n o fu n c tio n issu e R em ove R 102; A dd R 101 0 .2
83 15 C L K G en . 1 1 /2 8 HW C h a n g e d e sig n fo r n e w v e rsio n C L K G e n . R em ove R 1045 0 .2
84 28 C o d ec 1 1 /2 8 HW C h a n g e E C _ B E E P fu n c tio n b e c o m e re serv e R em ove R 563 0 .2
3
85 2 0 , 2 7 S B ,C a rd R ea d er 1 1 /2 8 HW D is c o n n e c t D 3 E s u p p o rt fo r A v e rsio n to a v o id risk R e m o v e R 8 1 ,R 3 6 9 0 .2 3
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 49 of 56
A B C D E
A B C D E
25 19 SB 01/09 EMI Fine-tune R302, R303, R308 from 22 ohm to 33 ohm. 0.3
26 20 SB 01/09 EMI Add reserve cap. C1088~C1091 0.3
27 21 SB 01/09 DFB Y4 Change Footprint to the same as Y2. 0.3
28 25 LAN 01/09 DFB Change Y5 Footprint to the same as Y2. 0.3
29 26 WWAN 01/09 EMI Add C738, C739, C740, C750, C751 as 39pF 0.3
30 33 EC 01/09 HW Connect AC_LED# to PQ3 0.3
31 35 M/B 01/09 ME Add screw hole. 0.3
32 36 DC-DC 01/09 HW Remove +1.2V and +3V circuit. 0.3
33 34 Switch board 01/10 HW Add R1065 and R1066 for OPP power button board 0.3
34 33 Keyboard connector 01/10 DFB Change Keyboard connector same as JBK00. 0.3
4
35 34 Lid switch connector 01/10 DFB Change Lid switch connector type. 0.3 4
36 34 Switch board 01/10 EMI Change R1048 and R1049 from 0 ohm to bead. 0.3
36 06 HDT debug port 01/14 AMD Stuff R26, R28 and R41. 0.3
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 50 of 56
A B C D E
A B C D E
38 33 EC 01/14 HW 8102E (10/100M 48 pin) can not support DSM function. Reserve R544 0.3
39 11 NB 01/15 HW No support daul channel panel. Remove LVDS signal of Channel B. 0.3
40 17 LVDS 01/15 HW No support daul channel panel. Remove LVDS signal of Channel B (remove C1061~C1063) 0.3
41 15 Clock GEN. 01/15 HW To slove noise issue. Chagne C1074~C1076 to 12pF 0.3
42 15 Clock GEN. 01/15 Vendor Clock Gen. spec. update Change R379 to 158 ohm and R380 to 90.9 ohm. 0.3
2 2
3 3
4 4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 51 of 56
A B C D E
A B C D E
02 34 S/W board connector 02/12 HW To avoid cap. sensor board abnormal. Reserve R558. 0.4
03 06 CPU 02/12 HW Reserve R59. 0.4
04 06 CPU 02/15 HW Follow Trinity design. Change CPU SM BUS from EC2 to EC1. 0.4
05 06 CPU 02/15 HW Reserve C16. 0.4
06 06 CPU 02/15 HW Follow Trinity design. Change R18 and R19 from 330 to 2.2K ohm. 0.4
07 07 CPU 02/15 HW Reserve C54. 0.4
08 12 NB 02/15 HW Remove L96. 0.4
09 12 NB 02/15 HW Change L12, L13 from bead to 0 ohm. 0.4
10 13 NB 02/15 HW Change L16, L18, L19, L22 from bead to 0 ohm. 0.4
11 13 NB 02/15 HW Remove L95. 0.4
2
12 24 Multibay connector 02/15 ME Change JP10 Footprint. 0.4 2
13 27 Card Reader 02/15 HW Change Card Reader LED active status. Reserve Q53 and R454, add R1070. 0.4
14 27 Card Reader 02/15 HW Change Card Reader LED active status. Reserve R112 and add pull low resistor R1069. 0.4
15 31 BT 02/15 ME Change JP32 Footprint and reverse pin define. 0.4
16 31 BT 02/15 HW Saving Power consumption. Change BT power source from +3VALW to +3VS. 0.4
17 33 EC 02/15 HW Remove JP34 and reserve R1068 for EC debug. 0.4
18 33 EC 02/15 HW To solve can't power on when first plug in AC adapter. Change R1040 from 100K to 10K ohm and connect to +3VL_EC. 0.4
19 34 Debug SW 02/15 HW Remove SW2. 0.4
20 34 TP LED 02/15 ME Add D19 for PR sku. 0.4
21 11 NB 02/18 HW Change R371 from 10K to 300 ohm. 0.4
22 11 NB 02/18 HW Add pull low resistor R1072. 0.4
3
23 19 SB 02/18 HW Reserve C1085 and R303. 0.4 3
24 21 SB 02/18 HW To solve can't power on when first plug in AC adapter. Add R1071 and D56 to connect to AC_IN. 0.4
25 32 SPI BIOS 02/18 HW Remove U30, C489, R226, and R228. Stuff R221. 0.4
26 34 WL/BT LED control 02/18 HW Modify circuit WLAN/WWAN/BT LED control. 0.4
27 33 EC 02/18 HW Follow Trinity design. Change R514 and R515 from 10K to 4.7K ohm. 0.4
28 35 Screw hole 02/19 ME To slove TP on/off button feeling no good when press. Add H57. 0.4
29 34 S/W board connector 02/19 ENE For ENE cap. board. Add LDO circuit (U65, R1073, C1097,C1099, J2). 0.4
30 34 S/W board connector 02/19 ENE For ENE cap. board. Change R554 pin 1 power plan from +3VL to +3VL_CAP. 0.4
31 34 S/W board connector 02/22 HW For cap. board. Add C1098. 0.4
32 11 NB 02/22 HW To splve CRT rising/falling fail issue. Reserve R62, R63, R64. 0.4
33 16 CRT connector 02/22 HW To splve CRT rising/falling fail issue. Change R211, R214 and R217 from 150 ohm to 75 ohm 0.4
4 4
34 16 CRT connector 02/22 HW To splve CRT rising/falling fail issue. Change C472, C476, C858 from 22pF to 6pF. 0.4
35 34 Lid switch connector 02/22 HW To solve short issue for lid switch board. Move C1100 and C1101 from lid swtich board to M/B 0.4
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 52 of 56
A B C D E
A B C D E
38 34 S/W board connector 02/22 EMI To solve EMI issue for ENE cap. board. Change R1048 and R1049 from bead to 0 ohm. 0.4
39 34 S/W board connector 02/22 EMI To solve EMI issue for ENE cap. board. Reserve R1074/C1102 for ESB_CLK1 and R1075/C1103 for ESB_DAT1. 0.4
40 33 EC 02/22 EMI To solve EMI issue for ENE cap. board. Add R1076, C1104 and R1077. 0.4
41 33 EC 02/22 EMI Add C1105. 0.4
42 36 DC/DC 02/25 EMI For EMI request. Add C1110~C1117. 0.4
43 31 USB connector 02/25 EMI For EMI request. Add C1109. 0.4
44 15 Clock GEN. 02/25 EMI For EMI request. Add C1106. 0.4
45 16 CRT Connector 02/25 EMI For EMI request. Add C1107. 0.4
46 17 LCD Connector 02/25 EMI For EMI request. Add C1108. 0.4
47 32 Debug connector 02/26 EMI For EMI request. Add C1118. 0.4
2 2
48 17 WEBcam LDO 02/26 HW To reduce power consumption in S3 mode. Add PJP6 to connect to +5VS. Stuff R1013 and reserve R1014. 0.4
49 34 Lid switch connector 02/26 HW Connect JP40 pin 4 to +3VALW. 0.4
50 06 CPU 02/27 POWER Change net name ENTRIP2 to EN0. 0.4
51 34 S/W board connector 03/03 EMI For EMI request. Change R558 to C1119 (0.1uF) 0.4
52 11 NB 03/03 EMI For EMI request. Change C1120 (0.1uF) 0.4
53 31 USB connector 03/03 EMI For EMI request. Change C1121 (0.1uF) 0.4
54 22 SB 03/03 HW Change L60, L61, L63, L66, L67, L68, L69 from 0 ohm to bead. 0.4
55 13 NB 03/03 HW Remove L20, L21 and use PJP604 to replace. 0.4
56 35 Docking connector 03/03 DFB Change JDOCK connector Footprint. 0.4
57 11 NB 03/03 AMD To support VariBright feature. Add D58 and connect to INV_PWM. 0.4
3
58 11 NB 03/03 AMD To support VariBright feature. Change backlight inform signal (R70, R1072) from LVDS_BLON to LVDS_ENA_BL. 0.4 3
59 33 EC 03/03 AMD To support VariBright feature. Change JDOCK connector Footprint. 0.4
60 06 CPU 03/04 AMD Reserve R175, R814, C939, Q127 and Q129. 0.4
61 19 SB 03/04 AMD To solve can not power on when use single core CPU. Change net name from H_PWRGD to H_PWRGD_SB. 0.4
62 20 SB 03/05 EMI For EMI request Add SSC circuit (U66, R1080, R1081, R1082, R1083, C1122) for HDA_BITCLK. 0.4
63 21 SB 03/06 AMD For eSATA GEN1 fail issue. Change C520 and C521 from 0.01uF to 1000pF. 0.4
64 21 SB 03/06 AMD For eSATA GEN1 fail issue. Change C520 and C521 from 0.01uF to 1000pF. 0.4
65 31 eSATA connector 03/06 AMD For eSATA GEN1 fail issue. Change C792 and C793 from 0.01uF to 1000pF. 0.4
66 17 LCDVCC circuit 03/06 HW To solve LCD power up sequence fail. Change R225 from 470 ohm to 220 ohm. 0.4
67 15 Clock GEN. 03/06 HW For IDT CLOCK GEN. Add C1123. 0.4
68 20 SB 03/06 HW To avoid CMOS data lose when shutdown suddenly. Add D58 and connect to 3/5V_OK. 0.4
4
67 15 WWAN connector 03/06 HW To support wake on WWAN feature. Add power on/off control circuit (Q167, R1087). 0.4 4
67 15 WWAN/WLAN 03/06 HW To avoid leakage power from SB. Add D59 and D60. 0.4
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 53 of 56
A B C D E
A B C D E
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
3 3
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
4
0.4 4
0.4
0.4
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 54 of 56
A B C D E
A B C D E
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
3 3
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
4
0.4 4
0.4
0.4
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 55 of 56
A B C D E
A B C D E
0.4
0.4
0.4
0.4
2
0.4 2
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
3 3
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
0.4
4
0.4 4
0.4
0.4
Security Classification Compal Secret Data Compal Electronics, Inc.
Issued Date 2007/08/02 Deciphered Date 2008/08/02 Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
HW Changed-List History-2
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
Size Document Number R ev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4117P 1.C
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Date: Monday, March 16, 2009 Sheet 56 of 56
A B C D E