You are on page 1of 109

Internal Use Only

North/Latin America http://aic.lgservice.com


Europe/Africa http://eic.lgservice.com
Asia/Oceania http://biz.lgservice.com

LED TV
SERVICE MANUAL
CHASSIS : LA53H

MODEL : 60UF8500 60UF8500-UB


CAUTION
BEFORE SERVICING THE CHASSIS,
READ THE SAFETY PRECAUTIONS IN THIS MANUAL.

P/NO : MFL68704415 (1502-REV00) Printed in Korea


CONTENTS

CONTENTS ............................................................................................... 2

PRODUCT SAFETY .................................................................................. 3

SPECIFICATION........................................................................................ 6

ADJUSTMENT INSTRUCTION............................................................... 14

EXPLODED VIEW ................................................................................... 26

SCHEMATIC CIRCUIT DIAGRAM .............................................APPENDIX

TROUBLESHOOTING................................................................APPENDIX

Copyright © LG Electronics. Inc. All rights reserved. -2- LGE Internal Use Only
Only for training and service purposes
SAFETY PRECAUTIONS

IMPORTANT SAFETY NOTICE


Many electrical and mechanical parts in this chassis have special safety-related characteristics. These parts are identified by in the
Schematic Diagram and Exploded View.
It is essential that these special safety parts should be replaced with the same components as recommended in this manual to prevent
Shock, Fire, or other Hazards.
Do not modify the original design without permission of manufacturer.

General Guidance Leakage Current Hot Check (See below Figure)


Plug the AC cord directly into the AC outlet.
An isolation Transformer should always be used during the
servicing of a receiver whose chassis is not isolated from the AC Do not use a line Isolation Transformer during this check.
power line. Use a transformer of adequate power rating as this Connect 1.5 K / 10 watt resistor in parallel with a 0.15 uF capacitor
protects the technician from accidents resulting in personal injury between a known good earth ground (Water Pipe, Conduit, etc.)
from electrical shocks. and the exposed metallic parts.
Measure the AC voltage across the resistor using AC voltmeter
It will also protect the receiver and it's components from being with 1000 ohms/volt or more sensitivity.
damaged by accidental shorts of the circuitry that may be Reverse plug the AC cord into the AC outlet and repeat AC voltage
inadvertently introduced during the service operation. measurements for each exposed metallic part. Any voltage
measured must not exceed 0.75 volt RMS which is corresponds to
If any fuse (or Fusible Resistor) in this TV receiver is blown, 0.5 mA.
replace it with the specified. In case any measurement is out of the limits specified, there is
possibility of shock hazard and the set must be checked and
When replacing a high wattage resistor (Oxide Metal Film Resistor, repaired before it is returned to the customer.
over 1 W), keep the resistor 10 mm away from PCB.
Leakage Current Hot Check circuit
Keep wires away from high voltage or high temperature parts.

Before returning the receiver to the customer,

always perform an AC leakage current check on the exposed


metallic parts of the cabinet, such as antennas, terminals, etc., to
be sure the set is safe to operate without damage of electrical
shock.

Leakage Current Cold Check(Antenna Cold Check)


With the instrument AC plug removed from AC source, connect an
electrical jumper across the two AC plug prongs. Place the AC
switch in the on position, connect one lead of ohm-meter to the AC
plug prongs tied together and touch other ohm-meter lead in turn to
each exposed metallic parts such as antenna terminals, phone
jacks, etc.
If the exposed metallic part has a return path to the chassis, the
measured resistance should be between 1 MΩ and 5.2 MΩ.
When the exposed metal has no return path to the chassis the
reading must be infinite.
An other abnormality exists that must be corrected before the
receiver is returned to the customer.

Copyright © LG Electronics. Inc. All rights reserved. -3- LGE Internal Use Only
Only for training and service purposes
SERVICING PRECAUTIONS
CAUTION: Before servicing receivers covered by this service 2. After removing an electrical assembly equipped with ES
manual and its supplements and addenda, read and follow the devices, place the assembly on a conductive surface such as
SAFETY PRECAUTIONS on page 3 of this publication. aluminum foil, to prevent electrostatic charge buildup or expo-
NOTE: If unforeseen circumstances create conflict between the sure of the assembly.
following servicing precautions and any of the safety precautions 3. Use only a grounded-tip soldering iron to solder or unsolder ES
on page 3 of this publication, always follow the safety precautions. devices.
Remember: Safety First. 4. Use only an anti-static type solder removal device. Some solder
removal devices not classified as “anti-static” can generate
General Servicing Precautions electrical charges sufficient to damage ES devices.
1. Always unplug the receiver AC power cord from the AC power 5. Do not use freon-propelled chemicals. These can generate
source before; electrical charges sufficient to damage ES devices.
a. Removing or reinstalling any component, circuit board mod- 6. Do not remove a replacement ES device from its protective
ule or any other receiver assembly. package until immediately before you are ready to install it.
b. Disconnecting or reconnecting any receiver electrical plug or (Most replacement ES devices are packaged with leads electri-
other electrical connection. cally shorted together by conductive foam, aluminum foil or
c. Connecting a test substitute in parallel with an electrolytic comparable conductive material).
capacitor in the receiver. 7. Immediately before removing the protective material from the
CAUTION: A wrong part substitution or incorrect polarity leads of a replacement ES device, touch the protective material
installation of electrolytic capacitors may result in an explo- to the chassis or circuit assembly into which the device will be
sion hazard. installed.
2. Test high voltage only by measuring it with an appropriate CAUTION: Be sure no power is applied to the chassis or circuit,
high voltage meter or other voltage measuring device (DVM, and observe all other safety precautions.
FETVOM, etc) equipped with a suitable high voltage probe. 8. Minimize bodily motions when handling unpackaged replace-
Do not test high voltage by "drawing an arc". ment ES devices. (Otherwise harmless motion such as the
3. Do not spray chemicals on or near this receiver or any of its brushing together of your clothes fabric or the lifting of your
assemblies. foot from a carpeted floor can generate static electricity suf-
4. Unless specified otherwise in this service manual, clean ficient to damage an ES device.)
electrical contacts only by applying the following mixture to the
contacts with a pipe cleaner, cotton-tipped stick or comparable General Soldering Guidelines
non-abrasive applicator; 10 % (by volume) Acetone and 90 % 1. Use a grounded-tip, low-wattage soldering iron and appropriate
(by volume) isopropyl alcohol (90 % - 99 % strength) tip size and shape that will maintain tip temperature within the
CAUTION: This is a flammable mixture. range or 500 °F to 600 °F.
Unless specified otherwise in this service manual, lubrication of 2. Use an appropriate gauge of RMA resin-core solder composed
contacts in not required. of 60 parts tin/40 parts lead.
5. Do not defeat any plug/socket B+ voltage interlocks with which 3. Keep the soldering iron tip clean and well tinned.
receivers covered by this service manual might be equipped. 4. Thoroughly clean the surfaces to be soldered. Use a mall wire-
6. Do not apply AC power to this instrument and/or any of its bristle (0.5 inch, or 1.25 cm) brush with a metal handle.
electrical assemblies unless all solid-state device heat sinks are Do not use freon-propelled spray-on cleaners.
correctly installed. 5. Use the following unsoldering technique
7. Always connect the test receiver ground lead to the receiver a. Allow the soldering iron tip to reach normal temperature.
chassis ground before connecting the test receiver positive (500 °F to 600 °F)
lead. b. Heat the component lead until the solder melts.
Always remove the test receiver ground lead last. c. Quickly draw the melted solder with an anti-static, suction-
8. Use with this receiver only the test fixtures specified in this type solder removal device or with solder braid.
service manual. CAUTION: Work quickly to avoid overheating the circuit
CAUTION: Do not connect the test fixture ground strap to any board printed foil.
heat sink in this receiver. 6. Use the following soldering technique.
a. Allow the soldering iron tip to reach a normal temperature
Electrostatically Sensitive (ES) Devices (500 °F to 600 °F)
Some semiconductor (solid-state) devices can be damaged eas- b. First, hold the soldering iron tip and solder the strand against
ily by static electricity. Such components commonly are called the component lead until the solder melts.
Electrostatically Sensitive (ES) Devices. Examples of typical ES c. Quickly move the soldering iron tip to the junction of the
devices are integrated circuits and some field-effect transistors component lead and the printed circuit foil, and hold it there
and semiconductor “chip” components. The following techniques only until the solder flows onto and around both the compo-
should be used to help reduce the incidence of component dam- nent lead and the foil.
age caused by static by static electricity. CAUTION: Work quickly to avoid overheating the circuit
1. Immediately before handling any semiconductor component or board printed foil.
semiconductor-equipped assembly, drain off any electrostatic d. Closely inspect the solder area and remove any excess or
charge on your body by touching a known earth ground. Alter- splashed solder with a small wire-bristle brush.
natively, obtain and wear a commercially available discharging
wrist strap device, which should be removed to prevent poten-
tial shock reasons prior to applying power to the unit under test.

Copyright © LG Electronics. Inc. All rights reserved. -4- LGE Internal Use Only
Only for training and service purposes
IC Remove/Replacement 3. Solder the connections.
Some chassis circuit boards have slotted holes (oblong) through CAUTION: Maintain original spacing between the replaced
which the IC leads are inserted and then bent flat against the cir- component and adjacent components and the circuit board to
cuit foil. When holes are the slotted type, the following technique prevent excessive component temperatures.
should be used to remove and replace the IC. When working with
boards using the familiar round hole, use the standard technique Circuit Board Foil Repair
as outlined in paragraphs 5 and 6 above. Excessive heat applied to the copper foil of any printed circuit
board will weaken the adhesive that bonds the foil to the circuit
Removal board causing the foil to separate from or "lift-off" the board. The
1. Desolder and straighten each IC lead in one operation by following guidelines and procedures should be followed whenever
gently prying up on the lead with the soldering iron tip as the this condition is encountered.
solder melts.
2. Draw away the melted solder with an anti-static suction-type At IC Connections
solder removal device (or with solder braid) before removing To repair a defective copper pattern at IC connections use the
the IC. following procedure to install a jumper wire on the copper pattern
Replacement side of the circuit board. (Use this technique only on IC connec-
1. Carefully insert the replacement IC in the circuit board. tions).
2. Carefully bend each IC lead against the circuit foil pad and
solder it. 1. Carefully remove the damaged copper pattern with a sharp
3. Clean the soldered areas with a small wire-bristle brush. knife. (Remove only as much copper as absolutely necessary).
(It is not necessary to reapply acrylic coating to the areas). 2. carefully scratch away the solder resist and acrylic coating (if
used) from the end of the remaining copper pattern.
"Small-Signal" Discrete Transistor 3. Bend a small "U" in one end of a small gauge jumper wire and
Removal/Replacement carefully crimp it around the IC pin. Solder the IC connection.
1. Remove the defective transistor by clipping its leads as close 4. Route the jumper wire along the path of the out-away copper
as possible to the component body. pattern and let it overlap the previously scraped end of the
2. Bend into a "U" shape the end of each of three leads remaining good copper pattern. Solder the overlapped area and clip off
on the circuit board. any excess jumper wire.
3. Bend into a "U" shape the replacement transistor leads.
4. Connect the replacement transistor leads to the corresponding At Other Connections
leads extending from the circuit board and crimp the "U" with Use the following technique to repair the defective copper pattern
long nose pliers to insure metal to metal contact then solder at connections other than IC Pins. This technique involves the
each connection. installation of a jumper wire on the component side of the circuit
board.
Power Output, Transistor Device
Removal/Replacement 1. Remove the defective copper pattern with a sharp knife.
1. Heat and remove all solder from around the transistor leads. Remove at least 1/4 inch of copper, to ensure that a hazardous
2. Remove the heat sink mounting screw (if so equipped). condition will not exist if the jumper wire opens.
3. Carefully remove the transistor from the heat sink of the circuit 2. Trace along the copper pattern from both sides of the pattern
board. break and locate the nearest component that is directly con-
4. Insert new transistor in the circuit board. nected to the affected copper pattern.
5. Solder each transistor lead, and clip off excess lead. 3. Connect insulated 20-gauge jumper wire from the lead of the
6. Replace heat sink. nearest component on one side of the pattern break to the lead
of the nearest component on the other side.
Diode Removal/Replacement Carefully crimp and solder the connections.
1. Remove defective diode by clipping its leads as close as pos- CAUTION: Be sure the insulated jumper wire is dressed so the
sible to diode body. it does not touch components or sharp edges.
2. Bend the two remaining leads perpendicular y to the circuit
board.
3. Observing diode polarity, wrap each lead of the new diode
around the corresponding lead on the circuit board.
4. Securely crimp each connection and solder it.
5. Inspect (on the circuit board copper side) the solder joints of
the two "original" leads. If they are not shiny, reheat them and if
necessary, apply additional solder.

Fuse and Conventional Resistor


Removal/Replacement
1. Clip each fuse or resistor lead at top of the circuit board hollow
stake.
2. Securely crimp the leads of replacement component around
notch at stake top.

Copyright © LG Electronics. Inc. All rights reserved. -5- LGE Internal Use Only
Only for training and service purposes
SPECIFICATION
NOTE : Specifications and others are subject to change without notice for improvement.

1. Application range
This spec sheet is applied to the LED TV used LA53H chassis

2. Test condition
Each part is tested as below without special notice.

1) Temperature : 25 ºC ± 5 ºC(77±9ºF), CST : 40 ºC±5 ºC


2) Relative Humidity: 65 % ± 10 %
3) Power Voltage
Standard input voltage (100~240V@ 50/60Hz)
* Standard Voltage of each products is marked by models.
4) Specification and performance of each parts are followed
each drawing and specification by part number in
accordance with BOM.
5) The receiver must be operated for about 20 minutes prior to
the adjustment.

3. Test method
1) Performance: LGE TV test method followed
2) Demanded other specification
- Safety : UL, CSA, CE, IEC specification
- EMC : FCC, ICES, CE, IEC specification
- Wireless : Wireless HD Specification (Option)

Copyright © LG Electronics. Inc. All rights reserved. -6- LGE Internal Use Only
Only for training and service purposes
4. General Specification
No Item Specification Remark
1. Display Screen Device 86” wide color display module LC860EQF-FHF1 (3D,T240)
79” wide color display module LC790EQF-FHF1 (3D,T240)
LC790EQF-FGM1 (2D,T240)
70” wide color display module HC700EQF-VHEQ1 (2D,M120)
65” wide color display module LC650EQF-FHM1 (2D,T240)
LC650EQF-FHM2 (2D,T240)
LC650EQF-PHF1 (3D,T240)
LC650VQF-FHF1 (3D,T240,Curved)
60” wide color display module LC600EQF-FHM1 (2D,T240)
LC600EQF-PHF1 (3D,T240)
55” wide color display module LC550EQE-FHM1 (2D,T120)
LC550EQE-FHM2 (2D,T120)
LC550EQE-PHF1 (3D,T120)
LC550VQF-FHF1 (3D,T240,Curved)
49” wide color display module LC490EQE-FHM1 (2D,T120)
LC490EQE-FHM2 (2D,T120)
LC490EQE-XHF1 (3D,T120)
43” wide color display module LC430EQE-FHM1 (2D,T120)
LC430EQE-FHM2 (2D,T120)
40” wide color display module HC400EQN-VCEQ1 (2D,T120)
HC400EQN-VCEQ2 (2D,T120)
2. Aspect Ratio 16:9 All
3. LCD Module 86” QWUXGA TFT LCD
79” QWUXGA TFT LCD
70” QWUXGA TFT LCD
65” QWUXGA TFT LCD
60” QWUXGA TFT LCD
55” QWUXGA TFT LCD
49” QWUXGA TFT LCD
49” QWUXGA TFT LCD
40” QWUXGA TFT LCD
4. Operating Environment TFT 1) Temp. : 0 ~ 40 deg LGE SPEC
2) Humidity : 0 ~ 85%
ALEF Temp. : 0 ~ 50 deg
Humidity : 20 ~ 90%
5. Storage Environment TFT Temp. : -20 ~ 60 deg
Humidity : 10 ~ 90%
ALEF Temp. : -20 ~ 60 deg
Humidity : 10 ~ 90%
6. Input Voltage AC100 ~ 240V, 50/60Hz
7. Display Colors 1.06 B (10-bit) Except FHD 60Hz models
16.7 M (8-bit) Only FHD 60Hz models
Surface Treatment Hard coating (2H), Anti-glare

Copyright © LG Electronics. Inc. All rights reserved. -7- LGE Internal Use Only
Only for training and service purposes
5. External input format
5.1. 2D Mode
5.1.1. Component input(Y, CB/PB, CR/PR)
No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed
1. 720*480 15.73 60 13.5135 SDTV ,DVD 480I
2. 720*480 15.73 59.94 13.5 SDTV ,DVD 480I
3. 720*480 31.50 60 27.027 SDTV 480P
4. 720*480 31.47 59.94 27.0 SDTV 480P
5. 1280*720 45.00 60.00 74.25 HDTV 720P
6. 1280*720 44.96 59.94 74.176 HDTV 720P
7. 1920*1080 33.75 60.00 74.25 HDTV 1080I
8. 1920*1080 33.72 59.94 74.176 HDTV 1080I
9. 1920*1080 67.500 60 148.50 HDTV 1080P
10. 1920*1080 67.432 59.94 148.352 HDTV 1080P

5.1.2. HDMI Input (PC/DTV)

No. Resolution H-freq(kHz) V-freq.(kHz) Pixel clock(MHz) Proposed


HDMI-PC EGA
1 640*350 31.468 70.09 25.17 DOS Х
2 720*400 31.469 70.08 28.32 VESA(VGA) O
3 640*480 31.469 59.94 25.17 VESA(SVGA) O
4 800*600 37.879 60.31 40.00 VESA(XGA) O
5 1024*768 48.363 60.00 65.00 VESA O
6 1152*864 54.348 60.053 80.00 VESA (SXGA) O
7 1280*1024 63.981 60.020 108.00 VESA (WXGA) O
8 1360*768 47.712 60.015 85.50 WUXGA O
(Reduced Blanking)
9 1920*1080 67.5 60 148.5 Only UD Model O
10 3840*2160 54 24.00 297.00 Only UD Model O
11 3840*2160 56.25 25.00 297.00 Only UD Model O
12 3840*2160 67.5 30.00 297.00 Only UD Model O
14 4096*2160 54 24 297 Only UD Model O
15 4096*2160 56.25 25 297 Only UD Model O
16 4096*2160 67.5 30 297 Only UD Model O
17 4096*2160 67.5 30 297 Only UD Model O

Copyright © LG Electronics. Inc. All rights reserved. -8- LGE Internal Use Only
Only for training and service purposes
HDMI-DTV
1 640 * 480 31.469 59.94 25.125 SDTV 480P
2 640 * 480 31.5 60 25.125 SDTV 480P
3 720 * 480 31.5 60 27.027 SDTV 480P
4 720 * 480 31.47 59.94 27.00 SDTV 480P
5 1280*720 45.00 60.00 74.25 HDTV 720P
6 1280*720 44.96 59.94 74.176 HDTV 720P
7 1920*1080 33.75 60.00 74.25 HDTV 1080I
8 1920*1080 33.72 59.94 74.176 HDTV 1080I
9 1920*1080 67.50 60 148.50 HDTV 1080P
10 1920*1080 67.432 59.94 148.35 HDTV 1080P
11 1920*1080 27.000 24.000 74.25 HDTV 1080P
12 1920*1080 26.97 23.976 74.176 HDTV 1080P
13 1920*1080 33.75 30.000 74.25 HDTV 1080P
14 1920*1080 33.71 29.97 74.176 HDTV 1080P
15 3840*2160 67.5 30.00 297.00 UDTV 2160P
16 3840*2160 61.43 29.97 296.703 UDTV 2160P
17 3840*2160 56.25 25.00 297.00 UDTV 2160P
18 3840*2160 54.0 24.00 297.00 UDTV 2160P
19 3840*2160 53.95 23.976 296.703 UDTV 2160P
20 3840*2160 135 59.94 594 UDTV 2160P(HDMI 1,2 only)
21 3840*2160 135 60 594 UDTV 2160P(HDMI 1,2 only)
22 4096*2160 53.95 23.98 296.703 UDTV 2160P
23 4096*2160 54 24 297 UDTV 2160P
24 4096*2160 56.25 25 297 UDTV 2160P
25 4096*2160 61.43 29.97 296.703 UDTV 2160P
26 4096*2160 67.5 30 297 UDTV 2160P
27 4096*2160 135 59.94 594 UDTV 2160P(HDMI 1,2 only)
28 4096*2160 135 60 594 UDTV 2160P(HDMI 1,2only)

Copyright © LG Electronics. Inc. All rights reserved. -9- LGE Internal Use Only
Only for training and service purposes
5.2. 3D Mode
5.2.1. HDMI Input 1.4b (3D supported mode automatically)

No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock VIC 3D input proposed Proposed


(MHz) mode
1 640*480 31.46 / 31.5 59.94/ 60 25.17/25.2 1 Top-and-Bottom Secondary(SDTV 480P)
Side-by-side(half) Secondary(SDTV 480P)
62.93 / 63 59.94/ 60 50.35/50.4 1 Frame packing Secondary(SDTV 480P)
Line alternative (SDTV 480P)
31.46 / 31.5 59.94/ 60 50.35/50.4 1 Side-by-side(Full) (SDTV 480P)
2 720*480 31.46 / 31.5 59.94 / 60 27.00/27.03 2,3 Top-and-Bottom Secondary(SDTV 480P)
Side-by-side(half) Secondary(SDTV 480P)
62.93 / 63 59.94 / 60 54/54.06 2,3 Frame packing Secondary(SDTV 480P)
Line alternative (SDTV 480P)
31.46 / 31.5 59.94 / 60 54/54.06 2,3 Side-by-side(Full) (SDTV 480P)
3 1280*720 44.96 / 45 59.94 / 60 74.18/74.25 4 Top-and-Bottom Primary(HDTV 720P)
Side-by-side(half) Primary(HDTV 720P)
89.91 / 90 59.94 / 60 148.35/148.5 4 Frame packing Primary(HDTV 720P)
Line alternative (HDTV 720P)
44.96 / 45 59.94 / 60 148.35/148.5 4 Side-by-side(Full) (HDTV 720P)
4 1920*1080 33.72 / 33.75 59.94 / 60 74.18/74.25 5 Top-and-Bottom Secondary(HDTV 1080I)
Side-by-side(half) Primary(HDTV 1080I)
67.43 / 67.5 59.94 / 60 148.35/148.5 5 Frame packing Primary(HDTV 1080I)
Field alternative (HDTV 1080I)
33.72 / 33.75 59.94 / 60 148.35/148.5 5 Side-by-side(Full) (HDTV 1080I)
26.97 / 27 23.97 / 24 74.18/74.25 32 Top-and-Bottom Primary(HDTV 1080P)
Side-by-side(half) Primary(HDTV 1080P)
43.94 / 54 23.97 / 24 148.35/148.5 32 Frame packing Primary(HDTV 1080P)
Line alternative (HDTV 1080P)
26.97 / 27 23.97 / 24 148.35/148.5 32 Side-by-side(Full) (HDTV 1080P)
28.125 25 74.25 33 Top-and-Bottom Secondary(HDTV 1080P)
Side-by-side(half) Secondary(HDTV 1080P)
56.25 25 148.5 33 Frame packing Secondary(HDTV 1080P)
Line alternative (HDTV 1080P)
28.125 25 148.5 33 Side-by-side(Full) (HDTV 1080P)
33.716 / 33.75 29.976 / 30.00 74.18/74.25 34 Top-and-Bottom Primary(HDTV 1080P)
Side-by-side(half) Secondary(HDTV 1080P)
67.432 / 67.5 29.976 / 30.00 148.35/148.5 34 Frame packing Primary(HDTV 1080P)
Line alternative (HDTV 1080P)
33.716 / 33.75 29.976 / 30.00 148.35/148.5 34 Side-by-side(Full) (HDTV 1080P)
67.43 / 67.5 59.94 / 60 148.35/148.50 16 Top-and-Bottom Primary(HDTV 1080P)
Side-by-side(half) Secondary(HDTV 1080P)

Copyright © LG Electronics. Inc. All rights reserved. - 10 - LGE Internal Use Only
Only for training and service purposes
5.2.2. HDMI 1.4/2.0(3D Supported mode manaually)

No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock Proposed 3D input proposed mode


(MHz)
1. 720*480 31.5 60 27.03 SDTV 480P 2D to 3D, Side by Side(Half),
Top & Bottom, Checker Board,
2. 1280*720 45.00 60.00 74.25 HDTV 720P
Frame Sequential,
Row Interleaving, Column Interleaving
3. 1920*1080 33.75 60.00 74.25 HDTV 1080I 2D to 3D, Side by Side(Half),
Top & Bottom
4. 1920*1080 27.00 24.00 74.25 HDTV 1080P 2D to 3D, Side by Side(Half),
Top & Bottom, Checker Board,
5. 1920*1080 28.12 25 74.25 HDTV 1080P
Row Interleaving,
6. 1920*1080 33.75 30.00 74.25 HDTV 1080P Column Interleaving
7. 1920*1080 67.50 60.00 148.5 HDTV 1080P 2D to 3D, Side by Side(Half),
Top & Bottom,
8. 3840*2160 53.95 23.976 296.703 HDTV 2160P
Checker Board,
9. 3840*2160 54 24.00 297.00 HDTV 2160P Single Frame Sequential,
Row Interleaving, Column Interleaving
10. 3840*2160 56.25 25.00 297.00 HDTV 2160P
11. 3840*2160 61.43 29.970 296.703 HDTV 2160P
12. 3840*2160 67.5 30.00 297.00 HDTV 2160P
13. 4096*2160 53.95 23.976 296.703 HDTV 2160P
14. 4096*2160 54 24.00 297.00 HDTV 2160P
15. 4096*2160 56.25 25.00 297.00 HDTV 2160P
16. 4096*2160 61.43 29.970 296.703 HDTV 2160P
17. 4096*2160 67.5 30.00 297.00 HDTV 2160P
18. 3840*2160 135 60 594 HDTV 2160P 2D to 3D, Top & Bottom(half),
Side by Side(half), Port3 Only
19. 4096*2160 135 60 594 HDTV 2160P 2D to 3D, Top & Bottom(half),
Side by Side(half), Port3 Only

5.2.3. HDMI-PC Input (3D) (3D Supported Mode Manually)

No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock Proposed 3D input proposed mode


(MHz)
1. 1024*768 48.36 60 65 HDTV 768P 2D to 3D,
Side by Side(half), Top & Bottom
2. 1360*768 47.71 60 85.5 HDTV 768P 2D to 3D,
Side by Side(half), Top & Bottom
3. 1920*1080 67.500 60 148.50 HDTV 1080P 2D to 3D,
Side by Side(half), Top & Bottom,
Checker Board, Single Frame
Sequential, Row Interleaving,
Column Interleaving
4. 3840*2160 54 24.00 296.703 HDTV 2160P 2D to 3D,
4096*2160 Top & Bottom(half), Side by Side(half),
56.25 25.00 297
67.5 30.00 296.703
5. 3840*2160 135 60 594 HDTV 2160P 2D to 3D,
4096*2160 Top & Bottom(half), Side by Side(half),
Port3 Only
6. Others - - - 640*350 2D to 3D,
720*400 Side by Side(half), Top & Bottom
640*480
800*600
1152*864

Copyright © LG Electronics. Inc. All rights reserved. - 11 - LGE Internal Use Only
Only for training and service purposes
5.2.4. RF Input(3D supported mode manually)

No. Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed 3D input proposed mode
1 1280*720 37.500 50 74.25 HDTV 720P 2D to 3D, Side by Side, Top & Bottom
2 1920*1080 28.125 50 74.25 HDTV 1080I 2D to 3D, Side by Side, Top & Bottom

5.2.5. RF Input (3D supported mode automatically)

No. Signal 3D input proposed mode


1 Frame Compatible Side by Side(Half), Top & Bottom

5.2.6. USB, DLNA (Movie) Input (3D supported mode manually)

No. Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) 3D input proposed mode


1 Under 704x480 - - - 2D to 3D
2 Over 704x480 - - - 2D to 3D, Side by Side(Half), Top & Bottom
interlaced
3 Over 704x480 - 60 - 2D to 3D, Side by Side(Half), Top & Bottom,
progressive Checker Board, Row Interleaving,
Column Interleaving, Frame Sequential
4 Over 704x480 - others - 2D to 3D, Side by Side(Half), Top & Bottom,
progressive Checker Board, Row Interleaving,
Column Interleaving
5 Over 2160P - 24/25/30/60 - 2D to 3D, Side by Side(Half),
Top & Bottom, USB Only

5.2.7. USB, DLNA (Photo) Input (3D supported mode manually)

No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) 3D input proposed mode


1 USB(Photo) - - - 2D to 3D, Side by Side(Half), Top & Bottom

5.2.8. USB, DNLA Input (3D supported mode automatically)

No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) 3D input proposed mode


1 1080P 33.75 30 - Side by Side(Half), Top & Bottom, Checker Board,
MPO(Photo)
2 2160p 67.5 30 297 MPO(Photo), JPS(Photo)

Copyright © LG Electronics. Inc. All rights reserved. - 12 - LGE Internal Use Only
Only for training and service purposes
5.2.9. Component Input(3D supported mode manually)

No. Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) Proposed Remark


1 1280*720 45.00 60.00 74.25 HDTV 720P 2D to 3D,
Side by Side(Half),
2 1280*720 37.500 50 74.25 HDTV 720P
Top & Bottom
3 1920*1080 33.75 60.00 74.25 HDTV 1080I
4 1920*1080 28.125 50.00 74.25 HDTV 1080I
5 1920*1080 27.00 24.00 74.25 HDTV 1080P
6 1920*1080 28.12 25 74.25 HDTV 1080P
7 1920*1080 33.75 30.00 74.25 HDTV 1080P
8 1920*1080 67.50 60.00 148.5 HDTV 1080P
9 1920*1080 56.250 50 148.5 HDTV 1080P
10 Others - - - SDTV

5.2.10. Miracast, Widi (3D supported mode manually)


No Resolution H-freq(kHz) V-freq.(Hz) Pixel clock(MHz) 3D input proposed mode
1 1024X768p - 30 / 60 - 2D to 3D, Side by Side(Half), Top & Bottom
2 1280x720p - 30 / 60 -
3 1920X1080p 30 / 60
4 Others - 2D to 3D

**Remark: 3D Input mode

No. Side by Side Top & Bottom Checkerboard Single Frame Frame Packing Line Column
Sequential Interleaving Interleaving
1

L R LLLLL R
L
R
L

Copyright © LG Electronics. Inc. All rights reserved. - 13 - LGE Internal Use Only
Only for training and service purposes
ADJUSTMENT INSTRUCTION
1. Application Range 4. Automatic Adjustment
This spec. sheet applies to LA53H Chassis applied LED TV all 4.1. ADC Adjustment
models manufactured in TV factory ADC adjustment is needed to find the optimum black level and
gain in Analog-to-Digital device and to compensate RGB
deviation.
2. Specification. 4.1.1. Equipment & Condition
(1) Because this is not a hot chassis, it is not necessary to use (1) USB to RS-232C Jig
an isolation transformer. However, the use of isolation (2) M SPG-925 Series Pattern Generator(MSPG-925FA,
transformer will help protect test instrument pattern -65)
(2) Adjustment must be done in the correct order. - Resolution : 480i Comp1
(3) The adjustment must be performed in the circumstance of 1080P Comp1
25 ±5ºC of temperature and 65±10% of relative humidity if - Pattern : Horizontal 100% Color Bar Pattern
there is no specific designation - Pattern level : 0.7±0.1 Vp-p
(4) The input voltage of the receiver must keep 100~240V, - Image
50/60Hz
(5) The receiver must be operated for about 5 minutes prior to
the adjustment when module is in the circumstance of over
15ºC

▪ In case of keeping module is in the circumstance of 0°C, it


should be placed in the circumstance of above 15°C for 2
hours
▪ In case of keeping module is in the circumstance of below
-20°C, it should be placed in the circumstance of above 15°C
for 3 hours 4.1.2. Adjustment method
▪ Using USB, adjust items listed in 3.1 in the other shown in
* Caution) When still image is displayed for a period of 20 “4.1.3.3”
minutes or longer (especially where W/B scale is
strong. Digital pattern 13ch and/or Cross hatch
4.1.3. 3 Adj. protocol
pattern 09ch), there can some afterimage in the
black level area. Protocol Command Set ACK
Enter adj. mode aa 00 00 a 00 OK00x
Source change xb 00 40 b 00 OK04x (Adjust 480i, 1080p Comp1 )
3. Adjustment items xb 00 60 b 00 OK06x (Adjust 1920*1080 RGB)
3.1. Main PCB check process Begin adj. ad 00 10
▪ MAC Address Download Return adj. result OKx (Case of Success)
▪ ADC adjustment : 480i Comp1, 1920*1080 Comp1 NGx (Case of Fail)
▪ EDID/DDC download
Read adj. data (main) (main)
Above adjustment items can be also performed in Final ad 00 20 000000000000000000000000007c007b-
Assembly if needed. Both Board-level and Final assembly 006dx
adjustment items can be check using In-Start Menu 1.ADJUST
CHECK. (sub ) (Sub)
ad 00 21 000000070000000000000000007c0083
3.2. Final assembly adjustment 0077x
▪ White Balance adjustment Confirm adj. ad 00 99 NG 03 00x (Fail)
▪ RS-232C functionality check NG 03 01x (Fail)
▪ PING Test NG 03 02x (Fail)
▪ Factory Option setting per destination OK 03 03x (Success)
▪ Ship-out mode setting (In-Stop) End adj. ad 00 90 a 00 OK90x

3.3. Etc. Ref.) ADC Adj. RS232C Protocol_Ver1.0


▪ Ship-out mode
▪ Service Option Default Adj. order
▪ USB Download(S/W Update, Option, Service only) ▪ aa 00 00 [Enter ADC adj. mode]
▪ ISP Download (Option) ▪ xb 00 04 [Change input source to Component1(480i&1080p)]
▪ ad 00 10 [Adjust 480i&1080p Comp1]
▪ xb 00 06 [Change input source to RGB(1024*768)]
▪ ad 00 10 [Adjust 1920*1080 RGB]
▪ aa 00 90 End adj.

Copyright © LG Electronics. Inc. All rights reserved. - 14 - LGE Internal Use Only
Only for training and service purposes
4.2. MAC address, ESN, Widevine, HDCP2.0 4.3. LAN Inspection
key D/L 4.3.1. Equipment & Condition
4.2.1. Equipment & Condition ▪ Each other connection to LAN Port of IP Hub and Jig
1) Play file: keydownload.exe

4.2.2. Communication Port connection


1) Key Write: Com 1,2,3,4 and 115200 (Baudrate)
2) Barcode: Com 1,2,3,4 and 9600 (Baudrate)

4.2.3. Download process


1) Select the download items.
2) Mode check: Online Only
3) Check the test process : DETECT -> MAC -> Widevine
4) Play: START
5) Check of result: Ready, Test, OK or NG
4.3.2. LAN inspection solution
4.2.4. Communication Port connection ▪ LAN Port connection with PCB
1) ) Connect: PCBA Jig -> RS-232C Port == PC -> RS-232C ▪ Network setting at MENU Mode of TV
Port ▪ Setting automatic IP
▪ Setting state confirmation
- If automatic setting is finished, you confirm IP and MAC
Address.

4.2.5. Download
1) AJ/JA Models (15Y LCD TV + MAC + Widevine + ESN +
HDCP2.0) 4.3.3. LAN PORT INSPECTION (PING TEST)

1) Play the LAN Port Test PROGRAM.


2) Input IP set up for an inspection to Test
Program.
*IP Number : 12.12.2.2.

Copyright © LG Electronics. Inc. All rights reserved. - 15 - LGE Internal Use Only
Only for training and service purposes
4.3.4. LAN PORT inspection (PING TEST) * Manual Download (Model Name and Serial Number)
1) Play the LAN Port Test Program.
2) connect each other LAN Port Jack. If the TV set is downloaded By OTA or Service man,
3) Play Test (F9) button and confirm OK Message. sometimes model name or serial number is initialized. ( not
4) remove LAN CABLE always)
It is impossible to download by bar code scan, so It need
Manual download.

a. Press the ‘INSTART’ key of ADJ remote controller.


b. Go to the menu ‘7. Model Number D/L’ like below photo.
c. Input the Factory model name or Serial number like below
photo.

d. Check the model name INSTART menu -> Factory name


displayed
e. Check the Diagnostics (DTV country only) -> Buyer model
displayed

4.5. WIFI MAC ADDRESS CHECK


4.5.1. Using RS232 Command
Command Set ACK
Transmission [A][l][][Set ID][][20][Cr] [O][K][x] or [N][G]
4.4. Model name & Serial number Download
■ Check the menu on in-start
4.4.1. Model name & Serial number D/L
▪ P ress “Power on” key of service remocon.(Baud rate :
115200 bps)
▪ Connect RS-232C Signal to USB Cable to USB.
▪ Write Serial number by use USB port.
▪ Must check the serial number at Instart menu.

■ Method & Notice

A. Serial number D/L is using of scan equipment.


B. S etting of scan equipment operated by Manufacturing
Technology Group.
C. Serial number D/L must be conformed when it is produced
in production line, because serial number D/L is mandatory
by D-book 4.0

Copyright © LG Electronics. Inc. All rights reserved. - 16 - LGE Internal Use Only
Only for training and service purposes
5. Manual Adjustment 5.2.4. EDID DATA
▪ Reference
5.1. ADC adjustment is not needed because of - HDMI1 ~ HDMI3
OTP (Auto ADC adjustment) - HDMI1 ~ HDMI4
- In the data of EDID, bellows may be different by Input mode

5.2. EDID
(The Extended Display Identification Data)
/ DDC (Display Data Channel) download
5.2.1. Overview
It is a VESA regulation. A PC or a MNT will display an optimal
resolution through information sharing without any necessity of
user input. It is a realization of “Plug and Play”.

5.2.2. Equipment
▪ Since embedded EDID data is used, EDID download JIG,
HDMI cable and D-sub cable are not need.
▪ Adjust remocon

5.2.3. Download method


1) Press Adj. key on the Adjust remocon, then select “12.EDID
D/L”. ⓐ Product ID
By pressing Enter key, enter EDID D/L menu ⓑ Serial No: Controlled on production line.
ⓒ Month, Year: Controlled on production line:
ex) Monthly : ‘01’ -> ‘01’
Year : ‘2015’ -> ‘19
ⓓ Model Name(Hex): LGTV
ⓔ Checksum(LG TV): Changeable by total EDID data.
ⓕ Vendor Specific(HDMI)

5.2.4.1. EDID
# DTS HDMI1 (C/S: A0,E5)_6G_UHD Deep Color ON
EDID Block 0, Bytes 0-127

2) Select [Start] button by pressing Enter key, HDMI1 / HDMI2


/ HDMI3 / HDMI4 are Writing and display OK or NG.

EDID Block 1, Bytes 128-255

Copyright © LG Electronics. Inc. All rights reserved. - 17 - LGE Internal Use Only
Only for training and service purposes
# DTS HDMI1 (C/S: E6 72)_3G_UHD Deep Color OFF # DTS HDMI2 (C/S: E6 62)_3G_UHD Deep Color OFF
EDID Block 0, Bytes 0-12 EDID Block 0, Bytes 0-127

EDID Block 1, Bytes 128-255 EDID Block 1, Bytes 128-255

# DTS HDMI2 (C/S: A0,D5)_6G_UHD Deep Color ON # DTS HDMI3 (C/S: E6 52)
EDID Block 0, Bytes 0-127 EDID Block 0, Bytes 0-127

EDID Block 1, Bytes 128-255


EDID Block 1, Bytes 128-255

Copyright © LG Electronics. Inc. All rights reserved. - 18 - LGE Internal Use Only
Only for training and service purposes
# AC3 HDMI1 (C/S: E7 8B) # AC3 HDMI3 (C/S: A1 8A)
EDID Block 0, Bytes 0-127 EDID Block 0, Bytes 0-127

EDID Block 1, Bytes 128-255 EDID Block 1, Bytes 128-255

# AC3 HDMI4 (C/S: E7 5B)


# AC3 HDMI2 (C/S: E7 7B) EDID Block 0, Bytes 0-127
EDID Block 0, Bytes 0-127

EDID Block 1, Bytes 128-255


EDID Block 1, Bytes 128-255

# PCM HDMI1 (C/S: F7 FD)


EDID Block 0, Bytes 0-127

Copyright © LG Electronics. Inc. All rights reserved. - 19 - LGE Internal Use Only
Only for training and service purposes
EDID Block 1, Bytes 128-255 # PCM HDMI4 (C/S: E7 BD)
EDID Block 0, Bytes 0-127

# PCM HDMI2 (C/S: E7 E2)


EDID Block 0, Bytes 0-127 EDID Block 1, Bytes 128-255

* Checksum (HDMI 1/2/3/4)


EDID Block 1, Bytes 128-255 Input DTS FFh DTS FFh PCM FFh AC3 FFh
(Checksum(6G) (Checksum(3G) (Checksum) (Checksum)
HDMI1 A0 E5 E6 72 8B 8B E7 FD
HDMI2 A0 D5 E6 62 7B 7B E7 ED
HDMI3 E6 52 8A 8A A1 FC

5.3. Camera Port Inspection


(1) Objective : To check how it connects between Camera and
PCBA normally, and their Function
(2) Test Method : This Inspection is available only Power-Only
# PCM HDMI3 (C/S: A1 FC) Status.
EDID Block 0, Bytes 0-127 i) Push Camera Up
ii) Camera’s Preview picture appears on TV Set
iii) Push Camera Down

EDID Block 1, Bytes 128-255


(3) RS-232C Command
RS-232C COMMAND
Explanation
CMD DATA ID
Ai 00 23 Camera Function Start.
Ai 00 24 Camera Function End.

Copyright © LG Electronics. Inc. All rights reserved. - 20 - LGE Internal Use Only
Only for training and service purposes
5.4. V-COM Adjust (1) RS-232C Command used during auto-adj.
(*) 
O NLY FOR GP2 2010year model. GP3 LW Series RS-232C COMMAND
[2011year] spec out ! Explanation
CMD DATA ID
wb 00 00 Begin White Balance adj.
5.5. White Balance Adjustment
wb 00 10 Gain adj.(internal white pattern)
5.5.1. Overview
5.5.1.1. W/B adj. Objective & How-it-works wb 00 1f Gain adj. completed
(1) Objective: To reduce each Panel’s W/B deviation wb 00 20 Offset adj.(internal white pattern)
(2) How-it-works: When R/G/B gain in the OSD is at 192, it
means the panel is at its Full Dynamic Range. In order to wb 00 2f Offset adj. completed
prevent saturation of Full Dynamic range and data, one of wb 00 ff End White Balance adj.
R/G/B is fixed at 192, and the other two is lowered to find (internal pattern disappears )
the desired value.
(3) Adj. condition: normal temperature Ex) wb 00 00 -> Begin white balance auto-adj.
- Surrounding Temperature: 25±5 °C wb 00 10 -> Gain adj.
- Warm-up time: About 5 Min ja 00 ff -> Adj. data
- Surrounding Humidity: 20% ~ 80% jb 00 c0
 ...
5.5.2. Equipment ...
(1) C olor Analyzer: CA-210 (LED Module : CH 14) wb 00 1f -> Gain adj. complete
(2) A dj. Computer (During auto adj., RS-232C protocol is *(wb 00 20(start), wb 00 2f(endc)) -> Off-set adj.
needed) wb 00 ff -> End white balance auto adj.
(3) Adjust Remocon
(4) V ideo Signal Generator MSPG-925F 720p/204-Gray
(Model: 217, Pattern: 49) (2) Adjustment Map
※ Color Analyzer Matrix should be calibrated using CS-1000 Applied Model : ALL MODELS
Adj. item Command Data Range
5.5.3. Equipment connection MAP (lower caseASCII) (Hex.)
CMD1 CMD2 MIN MAX
Cool R Gain j g 00 C0
G Gain j h 00 C0
B Gain j i 00 C0
Medium R Gain j a 00 C0
G Gain j b 00 C0
B Gain j c 00 C0
Warm R Gain j d 00 C0
5.5.4. Adj. Command (Protocol) G Gain j e 00 C0
<Command Format> B Gain j f 00 C0
START 6E A 50 A LEN A 03 A CMD A 00 A VAL A CS
A STOP

- LEN: Number of Data Byte to be sent


- CMD : Command
- VAL : FOS Data value
- CS : Checksum of sent data
- A : Acknowledge
Ex) [Send: JA_00_DD] / [Ack: A_00_okDDX]

Copyright © LG Electronics. Inc. All rights reserved. - 21 - LGE Internal Use Only
Only for training and service purposes
5.5.5. Adjustment method 5.5.6. Reference (White Balance Adj. coordinate and
5.5.5.1. Auto WB calibration color temperature)
(1) Set TV in adj. mode using POWER ONNY key ▪ Luminance: 206 Gray
(2) Zero calibrate probe then place it on the center of the ▪ Standard color coordinate and temperature using CS-1000
Display (over 26 inch)
(3) Connect Cable (RS-232C to USB)
Coordinate
(4) Select mode in adj. Program and begin adj. Mode Temp △uv
(5) When adj. is complete (OK Sign), check adj. status pre X Y
mode(Warm, Medium, Cool) Cool 0.271 0.270 13,000K 0.0000
(6) Remove probe and RS-232C to USB cable to complete adj.
▪ W/B Adj. must begin as start command “wb 00 00” , and Medium 0.283 0.289 9,300K 0.0000
finish as end command “wb 00 ff”, and Adj. offset if need Warm 0.313 0.329 6,500K 0.0000

5.5.5.2. Manual adj. method ▪ Standard color coordinate and temperature using CA-210
1) Set TV in Adj. mode using POWER ON (CH 14)
2) Zero Calibrate the probe of Color Analyzer, then place it on Coordinate
the center of LCD module within 10cm of the surface.. Mode Temp △uv
3) Press ADJ key -> EZ adjust using adj. R/C -> 7. White- X Y
Balance then press the cursor to the right (KEY►). Cool 0.271±0.002 0.270±0.002 13000K 0.0000
( When KEY(►) is pressed 216 Gray internal pattern will be
Medium 0.286±0.002 0.289±0.002 9300K 0.0000
displayed)
4) One of R Gain / G Gain / B Gain should be fixed at 192, and Warm 0.313±0.002 0.329±0.002 6500K 0.0000
the rest will be lowered to meet the desired value.
5) Adj. is performed in COOL, MEDIUM, WARM 3 modes of 5.5.7. EDGE & IOL LED White balance table
color temperature. ▪ Edge & ALEF LED module change color coordinate because
of aging time
** R-fix adjustment ▪ apply under the color coordinate table, for compensated
Adjust modes (Cool), Fix the R gain to 210 (default data) and aging time
change the others (G/B Gain ).
- Adjust the R gain more than 210 ( If G gain or B gain is less (Normal line) Edge & ALEF LED White balance table
than 0 , R gain can adjust more than 210 ) and - gumi(Mar~Dec) & Global
change the others ( G/B Gain ). Model : (normal line)LGD
Adjust two modes (Medium / Warm), Fix the one of R/G/B gain Cool Medium Warm
to 192 (default data) and decrease the others. Aging time
webOS X Y X Y X Y
(Min)
▪ If internal pattern is not available, use RF input. In EZ Adj. 271 270 285 293 313 329
menu 7.White Balance, you can select one of 2 Test-pattern:
1 0-2 281 287 295 310 320 342
ON, OFF. Default is inner(ON). By selecting OFF, you can
adjust using RF signal in 216 Gray pattern. 2 3-5 280 285 294 308 319 340
▪ Adj. condition and cautionary items 3 6-9 278 284 292 307 317 339
1) Lighting condition in surrounding area
4 10-19 276 281 290 304 315 336
Surrounding lighting should be lower 10 lux. Try to isolate
adj. area into dark surrounding. 5 20-35 275 277 289 300 314 332
2) Probe location 6 36-49 274 274 288 297 313 329
- PDP : C olor Analyzer (CA-100, CA-100+, CA210) probe
7 50-79 273 272 287 295 312 327
should be firmly attached to the Module
- LCD : Color Analyzer (CA-210) probe should be within 10cm 8 80-119 272 271 286 294 311 326
and perpendicular of the module surface (80°~ 100°) 9 Over 120 271 270 285 293 310 325
3) Aging time
- A fter Aging Start, Keep the Power ON status during 5
Minutes.
- In case of LCD, Back-light on should be checked using no
signal or Full-white pattern.

Copyright © LG Electronics. Inc. All rights reserved. - 22 - LGE Internal Use Only
Only for training and service purposes
- gumi Winter table(Jan, Fab) – Gumi producing model use only 5.7. Magic Motion Remocon test
Model : (normal line) LGD - Equipment : RF Remocon for test, IR-KEY-Code Remocon
Cool Medium Warm for test
Aging time - You must confirm the battery power of RF-Remocon before
webOS X Y X Y X Y
(Min) test
271 270 285 293 313 329 (recommend that change the battery per every lot)
1 0-2 283 292 297 315 322 347 - Sequence (test)
a) if you select the ‘start key(OK)’ on the controller, you can
2 3-5 282 290 296 313 321 345
pairing with the TV SET.
3 6-9 280 288 294 311 319 343 b) You can check the cursor on the TV Screen, when select
4 10-19 277 284 291 307 316 339 the ‘OK Key’ on the controller
c) You must remove the pairing with the TV Set by select
5 20-35 275 279 289 302 314 334 ‘Mute + OK Key’ on the controller
6 36-49 274 275 288 298 313 330
7 50-79 273 272 287 295 312 327 5.8. 3D function test
8 80-119 272 271 286 294 311 326 (Pattern Generator MSHG-600, MSPG-6100 [SUPPORT
HDMI1.4])
9 Over 120 271 270 285 293 310 325 * HDMI mode NO. 872 , pattern No.83
- (Aging Chamver)Edge&ALEF 1) Please input 3D test pattern like below (HDMI mode NO. 872 ,
Model : (aging chamber)LGD, pattern No.83)
Cool Medium Warm
Aging time
webOS X Y X Y X Y
(Min)
271 270 285 293 313 329
1 0-5 280 285 294 308 319 340
2 6-10 276 280 290 303 315 335
3 11-20 272 275 286 298 311 330
4 21-30 269 272 283 295 308 327
5 31-40 267 268 281 291 306 323
6 41-50 266 265 280 288 305 320 2) When 3D OSD appear automatically , then select green button
7 51-80 265 263 279 286 304 318
8 81-119 264 261 278 284 303 316
9 Over 120 264 260 278 283 303 315

5.6. Local Dimming Function Check


Step 1) Turn on TV
Step 2) At the Local Dimming mode, module Edge Backlight
moving right to left
Back light of IOP module moving
Step 3) confirm the Local Dimming mode
Step 4) Press “exit” Key

3) Don’t wear a 3D Glasses, Check the picture like below

Copyright © LG Electronics. Inc. All rights reserved. - 23 - LGE Internal Use Only
Only for training and service purposes
5.9. EYE-Q Green Function Inspection 6.2. Checkpoint
step 1) Turn on the TV.. (1) Test voltage
Step 2) Press 'EYE button' on the adjustment remote-controller. - GND: 1.5KV/min at 100mA
Step 3) Cover 'Eye Q sensor' on the front of set with your hands, - SIGNAL: 3KV/min at 100mA
hold it for 6 seconds. (2) TEST time: 1 second
Step 4) Check "the Sensor Data" on the screen, make certain that (3) TEST POINT
Data is below 10. If Data isn’t below 10 in 6 seconds, Eye - GND Test = POWER CORD GND and SIGNAL CABLE GND.
Q sensor would be bad. You should change Eye Q - Hi-pot Test = POWER CORD GND and LIVE & NEUTRAL.
sensor. (4) LEAKAGE CURRENT: At 0.5mArms
Step 5) Uncover your hands from Eye Q sensor, hold it for 6
seconds.
Step 6) C heck "Back Light(xxx)" on the screen, check data
increase . You should change Eye Q sensor 7. AUDIO output check
No Item Min Typ Max Unit Remark
1 Audio practical 10.0 12.0 W EQ Off
max Output, L/R 8.10 10.8 Vrms AVL Off
(Distortion=10% Clear Voice Off
max Output)
2 Speaker 10 12 W EQ On
(8Ω Impedance) AVL On
Clear Voice On

*Measurement condition:
(1) RF input: Mono, 1KHz sine wave signal, 100% Modulation
(2) CVBS, Component: 1KHz sine wave signal (0.4Vrms)
(3) RGB PC: 1KHz sine wave signal (0.7Vrms)
5.10. Ship-out mode check (In-stop)
▪ After final inspection, press In-Stop key of the Adj. R/C and
check that the unit goes to Stand-by mode.

6. GND and Internal Pressure check


6.1. Method
1) GND & Internal Pressure auto-check preparation
- Check that Power Cord is fully inserted to the SET. (If loose,
re-insert)
2) Perform GND & Internal Pressure auto-check
- Unit fully inserted Power cord, Antenna cable and A/V arrive
to the auto-check process.
- Connect D-terminal to AV JACK TESTER
- Auto CONTROLLER(GWS103-4) ON
- Perform GND TEST
- If NG, Buzzer will sound to inform the operator.
- If OK, changeover to I/P check automatically.
(Remove CORD, A/V form AV JACK BOX)
- Perform I/P test
- If NG, Buzzer will sound to inform the operator.
- If OK, Good lamp will lit up and the stopper will allow the
pallet to move on to next process.

Tuner GND is separated.

Copyright © LG Electronics. Inc. All rights reserved. - 24 - LGE Internal Use Only
Only for training and service purposes
8. USB S/W Download
(optional, Service only)
(1) Put the USB Stick to the USB socket
(2) Automatically detecting update file in USB Stick
- If your downloaded program version in USB Stick is lower
than that of TV set, it didn’t work. Otherwise USB data is
automatically detected.
(3) Show the message “Copying files from memory”

(4) Updating is staring

(5) Updating Completed, The TV will restart automatically

(6) If your TV is turned on, check your updated version and
Tool option.
* If downloading version is more high than your TV have, TV
can lost all channel data. In this case, you have to channel
recover. If all channel data is cleared, you didn’t have a DTV/
ATV test on production line.

* After downloading, TOOL OPTION setting is needed again.


(1) Push "IN-START" key in service remote controller.
(2) Select "Tool Option 1" and Push “OK” button.
(3) Punch in the number. (Each model has their number.)

Copyright © LG Electronics. Inc. All rights reserved. - 25 - LGE Internal Use Only
Only for training and service purposes
EXPLODED VIEW
IMPORTANT SAFETY NOTICE
Many electrical and mechanical parts in this chassis have special safety-related characteristics. These
parts are identified by in the Schematic Diagram and EXPLODED VIEW.
It is essential that these special safety parts should be replaced with the same components as
recommended in this manual to prevent Shock, Fire, or other Hazards.
Do not modify the original design without permission of manufacturer.

910
400

900
800

521

120

410
540
LV2

820
LV1

530

121
500
310

570
AG1

Stand screw
A10
A22
200

Copyright © LG Electronics. Inc. All rights reserved. - 26 - LGE Internal Use Only
Only for training and service purposes
IC102-*1
BR24G256FJ-3
+3.3V_NORMAL
NVRAM +3.3V_NORMAL A0
1 8
VCC
CHIP CONFIG
A1 WP
2 7

A2 SCL
3 6
Atmel_NVRAM

4.7K

4.7K

4.7K

4.7K
GND SDA

IC102 4 5

AT24C256C-SSHL-T C103

OPT
Rohm_NVRAM

OPT
EAN61133501 0.1uF
Write Protection

R157

R161
IC100

R163

R165
IC100
A0
1 8
VCC
- Low : Normal Operation
- High : Write Protection LGE5331(LM15U) V-BY-ONE LGE5331(LM15U)
A1 WP LED1
2 7 EB_DATA[0-7]
AR100 SPI_DI_SOC
33 A16 AB36 TXVBY1_0N TPO_DATA[0-7]
LED0 PWM_DIM EB_DATA[0] AT13 AL6 TPO_DATA[0]
A2
3 A0’h 6
SCL
I2C_SCL1 C15
PWM0/GPIO157 LVSYNC/VBY0M
AB35 PCMDATA[0]/GPIO152 TS1DATA_[0]/GPIO187
PWM_DIM2 TXVBY1_0P EB_DATA[1] AT9 AM6 TPO_DATA[1]
PWM_PM PWM1/GPIO158 LHSYNC/VBY0P

4.7K

4.7K

4.7K
A15 AC36 PCMDATA[1]/GPIO153 TS1DATA_[1]/GPIO186

4.7K
I2C_SDA1 FAN_ON TXVBY1_1N EB_DATA[2] AR13 AP8 TPO_DATA[2]
GND SDA PWM2/GPIO159 LDE/VBY1M
4 5 B15 AC37 TXVBY1_1P PCMDATA[2]/GPIO154 TS1DATA_[2]/GPIO185
AMP_RESET_N EB_DATA[3] AT17 AN7 TPO_DATA[3]

OPT

OPT
PWM3/GPIO160 LCK/VBY1P
C14 PCMDATA[3]/GPIO124 TS1DATA_[3]/GPIO184
M_RFModule_RESET PWM4/GPIO161 EB_DATA[4] AR16 AM5 TPO_DATA[4]

R158
E4 AD37 PCMDATA[4]/GPIO125 TS1DATA_[4]/GPIO183

R162

R164

R166
PWM_PM TXVBY1_2N EB_DATA[5] AT16 AM7 TPO_DATA[5]
PWM_PM/GPIO10 B0M/VBY2M
AD36 TXVBY1_2P PCMDATA[5]/GPIO126 TS1DATA_[5]/GPIO182
B0P/VBY2P EB_DATA[6] AR21 AN5 TPO_DATA[6]
H6 AD35 TXVBY1_3N PCMDATA[6]/GPIO127 TS1DATA_[6]/GPIO181
/USB_OCD2 SAR0/GPIO50 B1M/VBY3M EB_DATA[7] AT18 AN6 TPO_DATA[7]
J6 AE36 EB_ADDR[0-14] PCMDATA[7]/GPIO128 TS1DATA_[7]/GPIO180
SPI_CK_SOC TXVBY1_3P
LOCKAn_OSD
LM15U+URSA9 USB_CTL2 SAR1/GPIO51 B1P/VBY3P
TS1CLK/GPIO177
AL7
TPO_CLK
SPI_DI_SOC G5 AF36 TXVBY1_4N EB_ADDR[0]
SAR2/GPIO52 B2M/VBY4M AU10 AP5
URSA9_CONNECT J5 AF37 PCMADR[0]/GPIO151 TS1VALID/GPIO179 TPO_VAL
SPI_DO_SOC TXVBY1_4P EB_ADDR[1] AT14 AP6
SAR3/GPIO53 B2P/VBY4P
/SPI_CS L/D_VSYNC_SOC D1 AF35 TXVBY1_5N EB_ADDR[2] PCMADR[1]/GPIO150 TS1SYNC/GPIO178 TPO_SOP
CHIP_CONFIG[3:0] SAR5 BCKM/VBY5M AR10
L/D_CLK_SOC AG37 PCMADR[2]/GPIO148 FE_DEMOD1_TS_DATA[0-7]
FRC_FLASH_SEL {LED1, SPI_DI,LED0, PWM_PM} TXVBY1_5P EB_ADDR[3] AT19 AP10 FE_DEMOD1_TS_DATA[0]
L/D_DI_SOC BCKP/VBY5P
D2 AG35 TXVBY1_6N EB_ADDR[4] PCMADR[3]/GPIO147 TS0DATA_[0]/GPIO166
FRC_FLASH_WP Value Mode Description SPI_CK_SOC SPI_CK/GPIO1 B3M/VBY6M AR18 AN10 FE_DEMOD1_TS_DATA[1]
URSA_RESET_SoC D3 AH36 PCMADR[4]/GPIO146 TS0DATA_[1]/GPIO167
4’b1000 SB51_ExtSPI 51 boot from SPI SPI_DI_SOC TXVBY1_6P EB_ADDR[5] AU19 AM8 FE_DEMOD1_TS_DATA[2]
TXOSD_3P SPI_DI/GPIO2 B3P/VBY6P
4’b1001 HEMCU_ExtSPI ARM boot from SPI E2 AH35 TXVBY1_7N EB_ADDR[6] PCMADR[5]/GPIO144 TS0DATA_[2]/GPIO168
TXOSD_3N 4’b1010 HEMCU_ROM_EMMC ARM boot from ROM; outer storage is eMMC SPI_DO_SOC SPI_DO/GPIO3 B4M/VBY7M AT11 AM10 FE_DEMOD1_TS_DATA[3]
R168 F1 AJ36 TXVBY1_7P EB_ADDR[7] PCMADR[6]/GPIO143 TS0DATA_[3]/GPIO169
TXOSD_2P 4’b1011 HEMCU_ROM_NAND ARM boot from ROM; outer storage is NAND SPI_CZ0/GPIO0 B4M/VBY7P AT12 AM11 FE_DEMOD1_TS_DATA[4]
0 E3 EB_ADDR[8] PCMADR[7]/GPIO142 TS0DATA_[4]/GPIO170
TXOSD_2N 4’b1100 DBUS for test only /SPI_CS AT20 AM12 FE_DEMOD1_TS_DATA[5]
SPI_CZ1/GPIO_PM6/GPIO19
4’b0000 SB51_ExtSPI + Authentication 51 boot from SPI with ARM authentication F2 AJ35 TXOSD_0N EB_ADDR[9] PCMADR[8]/GPIO136 TS0DATA_[5]/GPIO171
TXOSD_1P 4’b0001 SB51_ExtSPI + Authentication HEMCU_ExtSPI + Authentication OPT SPI_CZ2/GPIO_PM10/GPIO23 A0M/VBY_OSD_0M AU14 AN8 FE_DEMOD1_TS_DATA[6]
AK37 TXOSD_0P EB_ADDR[10] PCMADR[9]/GPIO134 TS0DATA_[6]/GPIO172
TXOSD_1N 4’b0011 HEMCU_ROM_NAND + Authentication ARM boot from ROM with authentication; A0P/VBY_OSD_0P AU16 AM9 FE_DEMOD1_TS_DATA[7]
AK36 TXOSD_1N C EB_ADDR[11] PCMADR[10]/GPIO130 TS0DATA_[7]/GPIO173
TXOSD_0P A1M/VBY_OSD_1M NXP_VBY1_LOCK_LED_TR AR20 AN11
N5 AK35 TXOSD_1P B Q100-*1 EB_ADDR[12] PCMADR[11]/GPIO132 TS0CLK/GPIO176 FE_DEMOD1_TS_CLK
TXOSD_0N DDCA_CK DDCA_CK/UART0_RX/GPIO11 A1P/VBY_OSD_1P AR12 AN9
P5 AL35 MMBT3906(NXP) EB_ADDR[13] PCMADR[12]/GPIO141 TS0VALID/GPIO174 FE_DEMOD1_TS_VAL
+3.3V_NORMAL DDCA_DA TXOSD_2N AU13 AP9
DDCA_DA/UART0_TX/GPIO12 A2M/VBY_OSD_2M
COMPENSATION_DONE OLED LM15U_ONLY AM36 TXOSD_2P EB_ADDR[14] PCMADR[13]/GPIO137 TS0SYNC/GPIO175 FE_DEMOD1_TS_SYNC
DATA_FORMAT_1_SOC OPT A2P/VBY_OSD_2P E AR19
FAN_ON R155 C9 AM37 TXOSD_3N PCMADR[14]/GPIO138
DATA_FORMAT_0_SOC FRC_FLASH_SEL SOC_TX GPIO67/TX1 ACKM/VBY_OSD_3M AM14
4.7K A10 AM35 TS2DATA_[0]/GPIO200 FE_DEMOD3_TS_DATA
R167 SOC_RX TXOSD_3P AU20 AP15
0 GPIO68/RX1 ACKP/VBY_OSD_3P
E9 AJ33 CAM_IREQ_N PCMIRQA/GPIO140 TS2DATA_[1]/GPIO204
FRC_FLASH_SEL GPIO69/TX2 A3M/LOCKN LOCKAn_Video AT21 AN12
F9 AJ34 EB_OE_N PCMOEN/GPIO131 TS2DATA_[2]/GPIO205
/TU_RESET2 GPIO70/RX2 A3P/HTPDN HTPDAn_Video AR15 AN15
F10 AJ32 EB_BE_N1 PCMIORD/GPIO133 TS2DATA_[3]/GPIO206
GPIO71/TX3 A4M/OSD_LOCKN LOCKAn_OSD AU17 AN14
G10 AJ31 /PCM_CE1 PCMCEN/GPIO129 TS2DATA_[4]/GPIO207
LM15U HW Option +3.3V_NORMAL
GPIO72/RX3 A4P/OSD_HTPDN HTPDAn_OSD
EB_WE_N
AR11
PCMWEN/GPIO139 TS2DATA_[5]/GPIO208
AM16

HTPDAn_Video_Pull_down
D9

HTPDAn_OSD_Pull_down
R172 R173 AR17 AN13
I2C_SCL6 GPIO76/TX4
R126 M7 10K 10K CAM_CD1_N PCMCD/GPIO156 TS2DATA_[6]/GPIO209
AU11 AM15

19-21/R6C-FR1S1L/3T
I2C_SDA6 GPIO77/RX4
+3.3V_NORMAL 10K P6 +3.3V_NORMAL PCM_RESET PCMRST/GPIO155 TS2DATA_[7]/VSENSE/GPIO210
DDTS_TX AR14 AP13

VBY1_LOCK_LED
OPT GPIO94/TX5 FE_DEMOD3_TS_CLK
FRC_FLASH_WP N6 CAM_REG_N PCMREG/GPIO149 TS2CLK/GPIO203
DDTS_RX GPIO95/RX5 AT15 AP12
R179 EB_BE_N0 PCMIOWR/GPIO135 TS2VALID/GPIO201 FE_DEMOD3_TS_VAL
AT10 AM13

LD100
10K CAM_WAIT_N FE_DEMOD3_TS_SYNC
A12 PCMWAIT/GPIO145 TS2SYNC/GPIO202

VBY1_LOCK_LED
U_SPI_WP_f_SoC /TU_RESET1 GPIO62
NON_HDMI_EXT_EDID

A13 TPI_DATA[0-7]
URSA_RESET_SoC GPIO63 D7 AM18
10K

10K

10K

10K

10K

10K

10K

10K

10K

10K
10K
10K

10K

10K

NAND_ALE/GPIO194 TPI_DATA[0-7]
BIT2_1

C12 TS3DATA_[0]/GPIO211
BIT0_1

BIT1_1

BIT3_1

BIT4_1

BIT6_1

BIT7_1

BIT8_1

COMPENSATION_DONE GPIO64 F7 AP16 TPI_DATA[0]

3.3K
OPT

OPT

OPT

NAND_WPZ/GPIO193 TS3DATA_[1]/GPIO212

R195
G7 AM19 TPI_DATA[1]
B12 EMMC_CMD NAND_CEZ/EMMC_CMD/GPIO188 TS3DATA_[2]/GPIO213
R108

R110

R112

R116

R118

R120

R122

R124

E6
R181

R185
R183

AN18
R104

R156

R188

BIT0 GPIO65 TPI_DATA[2]


C11 NAND_CLE/GPIO190 TS3DATA_[3]/GPIO214
BIT1 GPIO66 F8 AP19 TPI_DATA[3]
B10 E Q100 EMMC_CLK NAND_REZ/EMMC_CLK/GPIO191 TS3DATA_[4]/GPIO215
HTPDAn_Video E7 AN20
BIT0 BIT2 GPIO73 2N3906S-RTK TPI_DATA[4]
C10 NAND_WEZ/GPIO192 TS3DATA_[5]/GPIO216
BIT3 GPIO74 HTPDAn_OSD E8 AP18 TPI_DATA[5]
BIT1 B11 B EMMC_RST NAND_RBZ/EMMC_RSTN/GPIO195 TS3DATA_[6]/GPIO217
BIT4 KEC_VBY1_LOCK_LED_TR D6 AN19 TPI_DATA[6]
GPIO75
F6 AD5 OPT C NAND_CEZ1/GPIO189 TS3DATA_[7]/GPIO218 TPI_DATA[7]
BIT2 BIT12 GPIO81/TX2 GPIO_PM0/GPIO13 COMP1_DET D8 AN17
F5 AD6 0 R180 EMMC_STRB NAND_DQS/GPIO196 TS3CLK/GPIO221 TPI_CLK
BIT13 GPIO82/RX2 GPIO_PM2/GPIO15 3D_EN AM17
BIT3 AE2 EMMC_DATA[0-7] TS3VALID/GPIO219 TPI_VAL
GPIO_PM3/GPIO16 AV2_CVBS_DET AN16
BIT4 AE3 EMMC_DATA[6] TS3SYNC/GPIO220 TPI_SOP
GPIO_PM4/GPIO17 PCM_5V_CTL R175 A6
AF4 22 EMMC_DATA[7] NAND_AD0/EMMC_D6/GPIO226
GPIO_PM7/GPIO20 TCON_I2C_EN C6
BIT5 K6 AG5 EMMC_DATA[2] NAND_AD1/EMMC_D7/GPIO225
I2C_SCL3 GPIO88/SCK0 GPIO_PM8/GPIO21 5V_DET_HDMI_1 A7

R176
L7 AG6 EMMC_DATA[1] NAND_AD2/EMMC_D2/GPIO224
I2C_SDA3 GPIO89/SDA0 GPIO_PM9/GPIO22 5V_DET_HDMI_2 B7 AP1

1K
BIT6 C16 AH6 NAND_AD3/EMMC_D1/GPIO223 VIFP
EMMC_DATA[0] C7 AP2
I2C_SCL1 DDCR_CK/GPIO59 GPIO_PM13/GPIO26 5V_DET_HDMI_3
B16 AJ5 NAND_AD4/EMMC_D0/GPIO199 VIFM
BIT7 I2C_SDA1 DDCR_DA/GPIO58 GPIO_PM17/GPIO30 BIT7 EMMC_DATA[3] B8
AJ4 NAND_AD5/EMMC_D3/GPIO198
GPIO_PM18/GPIO31 BIT8 EMMC_DATA[4] C8 AN2 Close to MSTAR DTV_IF
BIT8 +3.3V_NORMAL NAND_AD6/EMMC_D4/GPIO197 SIFP
EMMC_DATA[5] B9 AN1
AVDD_3P3 K5 NAND_AD7/EMMC_D5/GPIO227 SIFM
GPIO_PM1/GPIO14 /USB_OCD3 R140 100 C118 0.1uF OPT IF_P
BIT9 D5 L6 R177 C122
CPU_VID0 VID0/GPIO55 GPIO_PM5/GPIO18 USB_CTL3 10K AP3 100pF
D4 M5 OPT R174 0 IF_AGC
BIT10 CORE_VID0 VID1/GPIO56 GPIO_PM11/GPIO24 DATA_FORMAT_0_SOC AM4
H4 M6 URSA9_CONNECT PCM2_CD/GPIO123
WOL_WAKE_UP LED0 LED0/GPIO32 GPIO_PM12/GPIO25 DATA_FORMAT_1_SOC R178 AP4 AR2
R131 H5 RF_SWITCH_CTL PCM2_CE/GPIO119 TGPIO0/GPIO162 /USB_OCD1 R141 100 C119 0.1uF OPT
BIT11 10K 10K AL5 AM2 IF_N
LED1 LED1/GPIO33 C123
0 R187 L5 L4 OPT PCM2_IRQA/GPIO120 TGPIO1/GPIO163 USB_CTL1 33pF OPT
WOL_WAKE_UP WOL/GPIO57 AV_LNK/GPIO9 AN4 AK5 C126
BIT12 WOL_WAKE_UP J15 PCM2_WAIT/GPIO121 TGPIO2/GPIO164 I2C_SCL7 33pF
TEST AL4 AK6
PCM2_RESET/GPIO122 TGPIO3/GPIO165 I2C_SDA7
BIT13
OPT
HDMI_EXT_EDID

0 R191
10K
10K

10K

10K

10K

10K
10K

L_DIM_EN
10K

10K

10K
10K

10K

10K

10K

A18 C120 0.1uF R144 47


TU_SIF
BIT2_0

BIT5
BIT0_0

BIT1_0

GPIO112/SPI1_DI
BIT8_0
BIT7_0
BIT6_0
BIT3_0

BIT4_0

B18 C121 0.1uF R145 47


OPT

BIT6 R146
OPT

GPIO111/SPI1_CK BIT9 C124


C17 1000pF 300
GPIO114/SPI2_DI L/D_DI_SOC
R111

OPT
R103

R115

R117

R119

R123
R121

ANALOG SIF OPT


R159

R182

R184
R107

R109

R186

R189

B17 BIT10
GPIO113/SPI2_CK L/D_CLK_SOC
C18
L/D_VSYNC_SOC
Close to MSTAR
GPIO110/VSYNC_LIKE
D18
GPIO115/DIM0 BIT11
E18
GPIO116/DIM1 AV1_CVBS_DET +3.3V_NORMAL
F18
GPIO117/DIM2 HP_DET
E17 L100
GPIO118/DIM3 SC_DET
PZ1608U121-2R0TF
20140701 version

BIT(0/1) DVB ATSC JP R142 C125


0.1uF
10K
00 TW/COL US
R143
Low High 0
01 CN/HK KR JP IF_AGC
Support
10 EU BR/PH C127
BIT9 EXTERNAL EDID EXTERNAL NON_EXTERNAL
BIT(2/3) EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP 0.047uF
11 AJJA Sri Lanka FOR HDMI2.0 25V
BIT(7/8) B/E(FRC)
00 T2/C/S2 PIP T2/C PIP T2/C PIP Default ATSC NIM+T2 Default ISDB PIP Default
BIT10 Division NON_Division 4_Division
Low High 00 NONE
01 T2/C/S2 T2/C/S2 T2/C ATSC+T2 ISDB EXT
BIT11 CI+ Old CI Path New CI Path
BIT4 Display LCD OLED 01 URSA9
10 T/C T T/C ATSC ISDB INT BIT12 VID VID Enable VID Disable
BIT5 Resolution FHD UHD 10 URSA11-P
BIT6 11 T2 ATSC PIP BIT13 Reserved
Model LM15U only LM15U+URSA 11 URSA11

Mstart Debug RS232C_Debug +3.3V_TU


+3.3V_LNA_TU
+3.3V_NORMAL I2C PULL UP DDTS_Debug
GPIO PULL UP
+3.3V_NORMAL
MSTAR_DEBUG_OLD +3.3V_NORMAL
DDTS_Debug
R147
1.8K

R148
1.8K

R128
1.8K

R130
1.8K

R133
1.8K

R134
1.8K

R106
1.8K

R125
1.8K

R132
1.8K

R139
1.8K
R127
1.8K

R129
1.8K

R135
1.8K

R136
1.8K

P103 UART_4PIN_WAFER +3.5V_ST


MSTAR_DEBUG_NEW P100
12505WS-04A00 P102
P101 12507WS-04L
12507WS-04L
10K

10K

10K
10K

12507WS-04L
10K
10K

10K
10K

10K
10K

10K
I2C_SDA7
OPT

I2C for URSA9 (URSA9 Only)


10K

OPT

1 I2C_SCL7

OPT
1
OPT

R171

1 I2C_SDA6
R149

R153
R151

R152
R150

R154
R169

R160
R170
1 I2C for LCD Module

R102
I2C_SCL6
R100

2
I2C_SDA1 2 DDTS_RX
2 SOC_RX I2C for NAVRAM

10K
2 I2C_SCL1
10K

/TU_RESET1
DDCA_CK 3 I2C_SDA3

OPT
I2C for Micom RF_SWITCH_CTL 3
OPT

3 I2C_SCL3
3

R105
AMP_RESET_N
R101

4 I2C_SDA4
DDCA_DA I2C for Main Amp / Woofer AMP TCON_I2C_EN 4
I2C_SCL4 DDTS_TX
4 SOC_TX
4 /USB_OCD1
5 I2C_SDA5
I2C for tuner USB_CTL1 5
5 I2C_SCL5
5 /USB_OCD2
I2C_SDA2 USB_CTL2
I2C for tuner&LNB
I2C_SCL2 M_RFModule_RESET

AR101 PCM_5V_CTL
33
I2C_SDA_MICOM I2C_SDA3
I2C_SCL_MICOM I2C_SCL3

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MAIN1_SYSTEM 1

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
+1.1V_Bypass Cap(CLOSE TO CHIP SIDE)
WOL POWER ENABLE CONTROL +1.1V_VDDC DVDD_DDR11
IC100
LGE5331(LM15U) AVDD_3P3 4th layer
L226
+1.1V_VDDC PZ1608U121-2R0TF
+3.5V_ST +3.5V_WOL
L10 V7

0.1uF
0.1uF

0.1uF
VDDC_1 IC200

0.1uF

0.1uF
AVDD_NODIE
L11
L12
VDDC_2 DVDD_DDR11 AP2151WG-7 C228
2A
C271
VDDC_3 10uF
L13 T13 PZ1608U121-2R0TF 10uF
10V

C324
VDDC_4

C232

C235
AVDDL_MHL3_1 AVDD33 L204 10V

C306

C310
L14 T14 IN OUT
VDDC_5 AVDDL_MHL3_2 5 1
M10 L8
VDDC_6 AVDD3P3_MHL3_1
M11 M8 C239 +3.3V_NORMAL
VDDC_7 AVDD3P3_MHL3_2
M12 0.1uF GND
VDDC_8 AVDD33 2
M13
VDDC_9 R201
M14 W7 1K
VDDC_10 AVDD3P3_ETH WOL_CTL 0 R202 OPT EN FLG
N10 AD7 4 3
VDDC_11 AVDD3P3_DADC_1
N11 AD8 Close to chip side
VDDC_12 AVDD3P3_DADC_2
N12 Y7
VDDC_13 AVDD3P3_ADC_1
N13 Y8
VDDC_14 AVDD3P3_ADC_2
V12 AL10
VDDC_15 AVDD3P3_USB_1 +1.1V_VDDC AVDDL_MOD11
V13 AL11
VDDC_16 AVDD3P3_USB_2 4th layer
V14 AH14
VDDC_17 AVDD3P3_USB3_1 L202
W12 AH15 AVDD_AU33
VDDC_18 AVDD3P3_USB3_2 PZ1608U121-2R0TF
W13 AH7
VDDC_19 AVDD_AU33
W14 AG7
VDDC_20 AVDD_EAR33 AVDD_3P3

0.1uF
0.1uF

0.1uF
0.1uF

0.1uF
Y12 AL12 +3.5V_WOL
Y13
VDDC_21 AVDD3P3_DMPLL
AK15 C261
2A C264
VDDC_22 VDDP_1
Y14 AL15 1st layer 4th layer 10uF 10uF
VDDC_23 VDDP_2 10V 10V

C320
C285

C265
AF18

C275

C277
AVDD_PLL33
VDDC_24
AF19
VDDC_25
AF20 W26

0.1uF

0.1uF
VDDC_26 AVDD_MOD_1
AG18 Y27

0.1uF
VDDC_27 AVDD_MOD_2
AG19 Y28
VDDC_28 AVDD_LPLL_1 C237
AG20 Y29 10uF
VDDC_29 AVDD_LPLL_2

C233
AG21 10V

C250

C249
VDDC_30
AG22
VDDC_31
AH18 U18 Close to chip side
VDDC_32 AVDD_PLL_A
AH19 U19
VDDC_33 AVDD_PLL_B VDDP_NAND
AH20 AL18
VDDC_34 AVDD_PLL_C
AH21 +1.1V_VDDC_CPU
VDDC_35
AH22 L17
VDDC_36 VDDP_3318_A_CAP 1st layer 4th layer
AVDDL_MOD11 L15
VDDP_3318_C_CAP
4.7uF

0.1uF

4.7uF

0.1uF

W23 G8
AVDDL_PREDRV_1 VDDP_3318_A Close to chip side Close to chip side
Y23 H7
AVDDL_PREDRV_2 VDDP_3318_C
W24

0.1uF

0.1uF
VDDC15_M0 VDDC15_M0

10uF
AVDDL_MOD_1
Y24
C216

C219

C220

C221

AVDDL_MOD_2 C263 C323


Y25 M20
AVDD15_MOD_1 AVDD_DDR_A_CMD_1 10uF 10uF
Y26 M21 10V 10V

C322
C276

C278
DVDD_DDR11 AVDD15_MOD_2 AVDD_DDR_A_CMD_2
N21
AVDD_DDR_A_MCK
AF14 M22
AVDDL_USB3_1 AVDD_DDR_A_DAT_1
AF15 N22
AVDDL_USB3_2 AVDD_DDR_A_DAT_2
+1.1V_VDDC_CPU N23
AVDD_DDR_A_DAT_3 +3.5V_WOL
AA21 N24
VDDC_CPU_1 AVDD_DDR_A_DAT_4 IC201
AA27 N25
VDDC_CPU_2 AVDD_DDR_B_CMD_1 AP2121N-3.3TRE1 AVDD_3P3
AA28 N26
VDDC_CPU_3 AVDD_DDR_B_CMD_2
AA29 P25
VDDC_CPU_4 AVDD_DDR_B_MCK VIN VOUT Close to chip side
AB21 R25 3 2 Close to chip side
VDDC_CPU_5 AVDD_DDR_B_DAT_1
AB22 T25
VDDC_CPU_6 AVDD_DDR_B_DAT_3 1
AB23 U25
VDDC_CPU_7 AVDD_DDR_B_DAT_4 VDDC15_M1 GND
AB24 R26
VDDC_CPU_8 AVDD_DDR_B_DAT_2 C206
AB25 AE25 C205
VDDC_CPU_9 AVDD_DDR_C_CMD_1 1uF
AB26 AE26 0.1uF
VDDC_CPU_10 AVDD_DDR_C_CMD_2 10V
AB27 AF26 16V
VDDC_CPU_11 AVDD_DDR_C_MCK
AB28 AE22
VDDC_CPU_12 AVDD_DDR_C_DAT_1
AB29 AE23
VDDC_CPU_13 AVDD_DDR_C_DAT_2
AC21 AE24
VDDC_CPU_14 AVDD_DDR_C_DAT_3
AC22 AF22 VDDC15_M0
VDDC_CPU_15 AVDD_DDR_C_DAT_4
AC23 VDDC15_M1
VDDC_CPU_16
AC24 N20
VDDC_CPU_17 AVDD_DDR_LDO_A
AC25 P24
VDDC_CPU_18 AVDD_DDR_LDO_B
AC26 AD25
VDDC_CPU_19 AVDD_DDR_LDO_C
AC27
VDDC_CPU_20 AVDD5V_MHL
AC28
VDDC_CPU_21
AC29 U7
VDDC_CPU_22 AVDD_HDMI_5V_PA
AC30 P7
VDDC_CPU_23 AVDD_HDMI_5V_PC
AD27
VDDC_CPU_24
AD28
VDDC_CPU_25
AD29 P8
VDDC_CPU_26 GND_EFUSE

DVDD_NODIE
AD30
VDDC_CPU_27 VDDC15_M0 +3.3V_Bypass Cap
L20
AVDD_DDR_VBP_A_1
N14 L21 0.47uF C210
DVDD_NODIE AVDD_DDR_VBP_A_2
DVDD_DDR11 0.47uF C227
OPT
R22 M24
C200 DVDD_DDR_1 AVDD_DDR_VBN_A_1
R24 M25 0.47uF C211 +3.3V_NORMAL AVDD_PLL33
1uF DVDD_DDR_2 AVDD_DDR_VBN_A_2
AF24 0.47uF C229
25V DVDD_DDR_C OPT
P22 U27
DVDD_DDR_RX_A AVDD_DDR_VBP_B_1 1st layer 4th layer
T24 V27 0.47uF C212
DVDD_DDR_RX_B AVDD_DDR_VBP_B_2 L215
AF25 0.47uF C230
DVDD_DDR_RX_C OPT PZ1608U121-2R0TF
U26
AVDD_DDR_VBN_B_1

0.1uF

0.1uF

0.47uF

0.47uF
V26 0.47uF C213
AVDD_DDR_VBN_B_2
0.47uF C231 VDDC15_M1
AD21
OPT
5V_HDMI_3 AVDD5V_MHL
2A C256
AVDD_DDR_VBP_C_1 C222 10uF
AD22 0.47uF C214
10uF

C274

C286
AVDD_DDR_VBP_C_2 10V

C311

C241
0.47uF C234 10V
OPT
AD23
AVDD_DDR_VBN_C_1 R200
AD24 0.47uF C215 10
AVDD_DDR_VBN_C_2
0.47uF C240
OPT

Close to chip side Close to chip side


+1.5V_Bypass Cap
+3.3V_NORMAL VDDP_NAND
+1.5V_DDR VDDC15_M0 AVDD33
4th layer
OPT L203
L227 PZ1608U121-2R0TF
PZ1608U121-2R0TF L222
PZ1608U121-2R0TF

0.47uF
0.1uF

0.1uF
1st layer 4th layer

0.1uF
L200
+1.8V 2A C304 2A C217
C302 0.1uF
0.47uF

PZ1608U121-2R0TF 10uF

C238

C244
0.1uF

0.1uF

0.1uF

0.1uF

10uF

C251

C245
L223 10V
10V
2A C207
10uF
C201
10uF
C316
10uF
C223
10uF
PZ1608U121-2R0TF

10V 10V
C314

10V 10V
C209

C224

C225

C226

2A
Close to chip side

Close to chip side Close to chip side AVDD_AU33


VDDC15_M1
4th layer
VDDC15_M1 L212
1st layer 4th layer GND JIG POINT PZ1608U121-2R0TF
L201

0.1uF

0.1uF

0.1uF
2A
0.47uF

PZ1608U121-2R0TF
0.1uF

0.1uF

0.1uF

0.1uF

C236
JP202

JP204
JP203

JP205

C208 C202 C317 C242 10uF


2A

C243

C252

C253
10uF 10uF 10uF 10uF FOR_EMI FOR_EMI FOR_EMI 10V
10V 10V C325 C326 C327
C315

10V 10V
C218

C203

C204

C287

20pF 20pF 20pF


50V 50V 50V

Close to chip side


Close to chip side Close to chip side

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-26
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MAIN2_POWER 2

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
M0_DDR_VREFDQ Hynix_DDR3_4Gb_29n
Hynix_DDR3_4Gb_29n M0_1_DDR_VREFDQ Hynix_DDR3_4Gb_29n M1_DDR_VREFDQ
IC400 IC401 IC403
H5TQ4G63AFR-RDC H5TQ4G63AFR-RDC H5TQ4G63AFR-RDC DDR_VTT DDR_VTT

EAN63053201 EAN63053201 EAN63053201


IC100 AR400 AR407
M0_DDR_A0
N3 DDR3 M8
M0_DDR_A0
N3 DDR3 M8 N3 DDR3 M8 56 56
LGE5331(LM15U) P7
A0 VREFCA
P7
A0 VREFCA M1_DDR_A0 A0 VREFCA 1/16W 1/16W
M0_DDR_A1 A1 4Gbit M0_DDR_A1 A1
4Gbit P7
4Gbit C424 0.1uF C453 0.1uF
P3 P3 M1_DDR_A1 A1 M0_DDR_A14 M1_DDR_A14
M0_DDR_A2 A2 (x16) M0_DDR_A2 A2 (x16) M1_DDR_A2
P3
A2 (x16)
N2 H1 N2 H1 N2 H1 M0_DDR_A8 M1_DDR_A8
M0_DDR_A3 A3 VREFDQ M0_DDR_A3 A3 VREFDQ M1_DDR_A3
F21 G33 P8 P8 A3 VREFDQ M0_DDR_A11 M1_DDR_A11
M0_DDR_A0 A_A0 B_A0 M1_DDR_A0 M0_DDR_A4 A4 M0_DDR_A4 A4 P8 C425 0.1uF C454 0.1uF
C21 J36 P2 P2 M1_DDR_A4 A4 M0_DDR_A6 M1_DDR_A6
M0_DDR_A1 A_A1 B_A1 M1_DDR_A1 M0_DDR_A5 A5 M0_DDR_A5 A5 P2
E21 H34 R8 L8 R400 R8 L8 M1_DDR_A5 A5
240 R403 240 R8 L8 R404 AR401 AR408
M0_DDR_A2 A_A2 B_A2 M1_DDR_A2 M0_DDR_A6 A6 ZQ M0_DDR_A6 A6 ZQ M1_DDR_A6 240
F22 J32 R2 R2 A6 ZQ 56 56
M0_DDR_A3 M1_DDR_A3 M0_DDR_A7 VDDC15_M0 M0_DDR_A7 R2 VDDC15_M0 1/16W 1/16W
A_A3 B_A3 A7 A7 VDDC15_M0 M1_DDR_A7 A7
B22 J35 T8 T8 T8 C426 0.1uF C455 0.1uF
M0_DDR_A4 A_A4 B_A4 M1_DDR_A4 M0_DDR_A8 A8 M0_DDR_A8 A8 M1_DDR_A8 M0_DDR_A1 M1_DDR_A1
E22 H33 R3 B2 R3 B2 A8
M0_DDR_A5 A_A5 B_A5 M1_DDR_A5 M0_DDR_A9 A9 VDD_1 M0_DDR_A9 A9 R3 B2
VDD_1 M1_DDR_A9 A9 VDD_1 M0_DDR_A4 M1_DDR_A4
A21 J37 L7 D9 L7 D9 L7 D9
M0_DDR_A6 A_A6 B_A6 M1_DDR_A6 M0_DDR_A10 A10/AP VDD_2 M0_DDR_A10 A10/AP VDD_2 M1_DDR_A10 M0_DDR_A12 M1_DDR_A12
D21 G36 R7 G7 R7 G7 A10/AP VDD_2

DDR3 1.5V bypass Cap - Place these caps near Memory

DDR3 1.5V bypass Cap - Place these caps near Memory


R7 G7 C427 0.1uF C456 0.1uF

DDR3 1.5V bypass Cap - Place these caps near Memory


M0_DDR_A7 A_A7 B_A7 M1_DDR_A7 M0_DDR_A11 A11 VDD_3 M0_DDR_A11 A11 VDD_3 M1_DDR_A11 M0_DDR_BA1 M1_DDR_BA1
C20 H37 N7 K2 N7 K2 A11 VDD_3
M0_DDR_A8 A_A8 B_A8 M1_DDR_A8 M0_DDR_A12 A12/BC VDD_4 M0_DDR_A12 N7 K2
A12/BC VDD_4 M1_DDR_A12 A12/BC VDD_4
E20 F35 T3 K8 T3 K8 T3 K8 AR402 AR409
M0_DDR_A9 A_A9 B_A9 M1_DDR_A9 M0_DDR_A13 A13 VDD_5 M0_DDR_A13 A13 VDD_5 M1_DDR_A13 56 56
B23 K35 T7 N1 T7 N1 A13 VDD_5
M0_DDR_A10 M1_DDR_A10 M0_DDR_A14 M0_DDR_A14 T7 N1 1/16W 1/16W
A_A10 B_A10 A14 VDD_6 A14 VDD_6 M1_DDR_A14 A14 VDD_6
B21 H35 M7 N9 M7 N9 M7 N9 C428 0.1uF C457 0.1uF
M0_DDR_A11 A_A11 B_A11 M1_DDR_A11 M0_DDR_A15 NC_5 VDD_7 M0_DDR_A15 NC_5 VDD_7 M1_DDR_A15
D24 K34 R1 R1 NC_5 VDD_7
M0_DDR_A12 A_A12 B_A12 M1_DDR_A12 VDD_8 R1 M0_DDR_A13 M1_DDR_A13
VDD_8 VDD_8
F20 F36 M2 R9 M2 R9 M2 R9
M0_DDR_A13 A_A13 B_A13 M1_DDR_A13 M0_DDR_BA0 BA0 VDD_9 M0_DDR_BA0 BA0 VDD_9 M1_DDR_BA0 M0_DDR_A9 M1_DDR_A9
B20 H36 N8 N8 BA0 VDD_9 C429 0.1uF C458 0.1uF
M0_DDR_A14 A_A14 B_A14 M1_DDR_A14 M0_DDR_BA1 BA1 M0_DDR_BA1 BA1 N8
M1_DDR_BA1 BA1 M0_DDR_A7 M1_DDR_A7
E24 L33 M3 M3 M3
M0_DDR_A15 A_A15 B_A15 M1_DDR_A15 M0_DDR_BA2 BA2 M0_DDR_BA2 BA2
E23 K33 A1 A1 M1_DDR_BA2 BA2 AR403 AR410
M0_DDR_BA0 A_BA0 B_BA0 M1_DDR_BA0 VDDQ_1 A1 56 56
VDDQ_1 VDDQ_1
C22 K36 J7 A8 J7 A8 J7 A8 1/16W 1/16W
M0_DDR_BA1 A_BA1 B_BA1 M1_DDR_BA1 M0_D_CLK CK VDDQ_2 M0_D_CLK CK VDDQ_2 M1_D_CLK C430 0.1uF C459 0.1uF
F23 J33 K7 C1 K7 C1 CK VDDQ_2
M0_DDR_BA2 A_BA2 B_BA2 M1_DDR_BA2 M0_D_CLKN CK VDDQ_3 M0_D_CLKN K7 C1 M0_DDR_A2 M1_DDR_A2
CK VDDQ_3 M1_D_CLKN CK VDDQ_3
G26 M33 K9 C9 K9 C9 K9 C9
M0_DDR_RASN A_RASZ B_RASZ M1_DDR_RASN M0_DDR_CKE CKE VDDQ_4 M0_DDR_CKE CKE VDDQ_4 M0_DDR_A5 M1_DDR_A5
F25 M32 D2 D2 M1_DDR_CKE CKE VDDQ_4
M0_DDR_CASN M1_DDR_CASN D2 M0_DDR_A3 M1_DDR_A3
A_CASZ B_CASZ VDDQ_5 VDDQ_5 VDDQ_5 C431 0.1uF C460 0.1uF
E25 K32 L2 E9 L2 E9 L2 E9 M0_DDR_A0 M1_DDR_A0
M0_DDR_WEN A_WEZ B_WEZ M1_DDR_WEN M0_DDR_CS1 CS VDDQ_6 M0_DDR_CS2 CS VDDQ_6 M1_DDR_CS1
F24 L32 K1 F1 K1 F1 CS VDDQ_6
M0_DDR_ODT A_ODT B_ODT M1_DDR_ODT M0_DDR_ODT ODT VDDQ_7 M0_DDR_ODT ODT K1 F1 AR404 AR411
VDDQ_7 M1_DDR_ODT ODT VDDQ_7
C23 L36 J3 H2 C410 0.1uF J3 H2 C440 0.1uF J3 H2 56 56
M0_DDR_CKE A_CKE B_CKE M1_DDR_CKE M0_DDR_RASN RAS VDDQ_8 M0_DDR_RASN RAS VDDQ_8 C468 0.1uF 1/16W 1/16W
F19 F37 K3 H9 K3 H9 M1_DDR_RASN RAS VDDQ_8
C411 0.1uF C441 0.1uF K3 H9 C469 0.1uF
M0_DDR_RESET_N_1 A_RST B_RST M1_DDR_RESET_N_1 M0_DDR_CASN CAS VDDQ_9 M0_DDR_CASN CAS VDDQ_9 M1_DDR_CASN C432 0.1uF C461 0.1uF
A24 M37 L3 L3 CAS VDDQ_9 M0_DDR_BA0 M1_DDR_BA0
M0_D_CLK A_MCLK B_MCLK M1_D_CLK M0_DDR_WEN WE M0_DDR_WEN L3
WE M1_DDR_WEN WE
B24 L35 J1 J1 J1 M0_DDR_BA2 M1_DDR_BA2
M0_D_CLKN A_MCLKZ B_MCLKZ M1_D_CLKN NC_1 NC_1
E19 F34 T2 J9 T2 J9 NC_1 M0_DDR_A15 M1_DDR_A15
M0_DDR_CS1 A_CSB1 B_CSB1 M1_DDR_CS1 M0_DDR_RESET_N RESET NC_2 M0_DDR_RESET_N T2 J9 C433 0.1uF C462 0.1uF
RESET NC_2 M1_DDR_RESET_N RESET NC_2
D19 E37 L1 L1 L1 M0_DDR_A10 M1_DDR_A10
M0_DDR_CS2 A_CSB2 B_CSB2 M1_DDR_CS2 NC_3 NC_3
L9 L9 NC_3
L9 AR405 AR412
NC_4 NC_4 NC_4 56 56
C27 R36 F3 F3 F3
M0_DDR_DQ0 A_DQ[0] B_DQ[0] M1_DDR_DQ0 M0_DDR_DQS0 DQSL M0_DDR_DQS2 DQSL SS_DDR3_4Gb_25n 1/16W 1/16W
B26 N35 G3
SS_DDR3_4Gb_25n
IC400-*1
Hynix_DDR3_4Gb_25n
IC400-*2 G3
IC401-*1
K4B4G1646D-BCMA
Hynix_DDR3_4Gb_25n
IC401-*2
M1_DDR_DQS0 DQSL SS_DDR3_4Gb_25n
IC403-*1
Hynix_DDR3_4Gb_25n
IC403-*2
M0_DDR_DQ1 M1_DDR_DQ1 M0_DDR_DQS_N0 K4B4G1646D-BCMA H5TQ4G63CFR_RDC
M0_DDR_DQS_N2 H5TQ4G63CFR_RDC G3 K4B4G1646D-BCMA H5TQ4G63CFR_RDC C434 0.1uF C463 0.1uF
A_DQ[1] B_DQ[1] DQSL DQSL M1_DDR_DQS_N0 DQSL M0_DDR_WEN M1_DDR_WEN
B28 R35 N3 M8 N3 M8
N3
A0 VREFCA
M8
N3 M8 N3 M8 N3 M8
M0_DDR_DQ2 A_DQ[2] B_DQ[2] M1_DDR_DQ2 P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
P7
P3
A1
A2
P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
P7
A0
A1
VREFCA

M0_DDR_CASN M1_DDR_CASN
C25 N36 C7 A9 P3
N2
A2
H1
P3
N2
A2
H1 C7 A9 N2
P8
A3 VREFDQ
H1 P3
N2
A2
H1
C7 A9
P3
N2
A2
H1
P3
N2
A2
H1

M0_DDR_DQ3 A_DQ[3] B_DQ[3] M1_DDR_DQ3 M0_DDR_DQS1 DQSU VSS_1 P8


A3 VREFDQ
P8
A3 VREFDQ
M0_DDR_DQS3 DQSU VSS_1 P2
A4 P8
A3 VREFDQ
P8
A3 VREFDQ
P8
A3 VREFDQ

B29 T35 B7 B3
P2
R8
A4
A5
L8
P2
R8
A4
A5
L8 B7 B3
R8
A5
A6 ZQ
L8 P2
R8
A4
A5
L8
M1_DDR_DQS1 DQSU VSS_1 P2
R8
A4
A5
L8
P2
R8
A4
A5
L8 M0_DDR_ODT M1_DDR_ODT
M0_DDR_DQ4 M1_DDR_DQ4 M0_DDR_DQS_N1 R2
A6 ZQ
R2
A6 ZQ

M0_DDR_DQS_N3
R2
A7 R2
A6 ZQ
B7 B3 R2
A6 ZQ
R2
A6 ZQ
C435 0.1uF C464 0.1uF
A_DQ[4] B_DQ[4] DQSU VSS_2 T8
A7
T8
A7
DQSU VSS_2 T8
R3
A8
B2 T8
A7
M1_DDR_DQS_N1 DQSU VSS_2 T8
A7
T8
A7

M0_DDR_RASN M1_DDR_RASN
C24 M36 E1 R3
L7
A8
A9 VDD_1
B2
D9
R3
L7
A8
A9 VDD_1
B2
D9
E1 L7
A9
A10/AP
VDD_1
VDD_2
D9 R3
L7
A8
A9 VDD_1
B2
D9
E1
R3
L7
A8
A9 VDD_1
B2
D9
R3
L7
A8
A9 VDD_1
B2
D9
M0_DDR_DQ5 A_DQ[5] B_DQ[5] M1_DDR_DQ5 VSS_3 R7
A10/AP VDD_2
G7 R7
A10/AP VDD_2
G7
VSS_3
R7
N7
A11 VDD_3
G7
K2 R7
A10/AP VDD_2
G7 R7
A10/AP VDD_2
G7 R7
A10/AP VDD_2
G7

C28 T36 E7 G8 N7
A11
A12/BC
VDD_3
VDD_4
K2 N7
A11
A12/BC
VDD_3
VDD_4
K2
E7 G8 T3
A12/BC
A13
VDD_4
VDD_5
K8 N7
A11
A12/BC
VDD_3
VDD_4
K2
VSS_3 N7
A11
A12/BC
VDD_3
VDD_4
K2 N7
A11
A12/BC
VDD_3
VDD_4
K2
AR406 AR413
M0_DDR_DQ6 A_DQ[6] B_DQ[6] M1_DDR_DQ6 M0_DDR_DM0 DML VSS_4
T3
A13 VDD_5
K8 T3
A13 VDD_5
K8

M0_DDR_DM2 DML
VDD_6
N1 T3
A13 VDD_5
K8
E7 G8 T3
A13 VDD_5
K8 T3
A13 VDD_5
K8

M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9 VSS_4 M7
NC_5 VDD_7
N9
R1
T7
M7
A14 VDD_6
N1
N9
M1_DDR_DM0 DML VSS_4 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9 56 56
B25 M35 D3 J2 NC_5 VDD_7
VDD_8
R1
NC_5 VDD_7
VDD_8
R1 D3 J2 M2
VDD_8
R9
NC_5 VDD_7
VDD_8
R1
D3 J2
NC_5 VDD_7
VDD_8
R1
NC_5 VDD_7
VDD_8
R1
1/16W 1/16W
M0_DDR_DQ7 A_DQ[7] B_DQ[7] M1_DDR_DQ7 M0_DDR_DM1 DMU VSS_5
M2
BA0 VDD_9
R9 M2
BA0 VDD_9
R9
M0_DDR_DM3 DMU VSS_5 N8
BA0
BA1
VDD_9 M2
BA0 VDD_9
R9 M2
BA0 VDD_9
R9 M2
BA0 VDD_9
R9

C26 P36 J8
N8
M3
BA1
N8
M3
BA1
J8
M3
BA2
A1
N8
M3
BA1 M1_DDR_DM1 DMU VSS_5 N8
M3
BA1
N8
M3
BA1
C436 0.1uF C465 0.1uF
M0_DDR_DM0 A_DQM[0] B_DQM[0] M1_DDR_DM0 VSS_6 J7
BA2
VDDQ_1
A1
A8 J7
BA2
VDDQ_1
A1
A8
VSS_6
J7
K7
CK
VDDQ_1
VDDQ_2
A8
C1 J7
BA2
VDDQ_1
A1
A8
J8 J7
BA2
VDDQ_1
A1
A8 J7
BA2
VDDQ_1
A1
A8 M0_DDR_CKE M1_DDR_CKE
A27 R37 E3 M1 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1
E3 M1 K9
CK
CKE
VDDQ_3
VDDQ_4
C9 K7
CK
CK
VDDQ_2
VDDQ_3
C1
VSS_6 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1

M0_DDR_DQS0 A_DQS[0] B_DQS[0] M1_DDR_DQS0 M0_DDR_DQ0 DQL0 VSS_7


K9
CKE VDDQ_4
C9 K9
CKE VDDQ_4
C9

M0_DDR_DQ16 VDDQ_5
D2 K9
CKE VDDQ_4
C9
E3 M1 K9
CKE VDDQ_4
C9 K9
CKE VDDQ_4
C9

L2
VDDQ_5
D2
E9 L2
VDDQ_5
D2
E9 DQL0 VSS_7 L2
K1
CS VDDQ_6
E9
F1 L2
VDDQ_5
D2
E9
M1_DDR_DQ0 DQL0 VSS_7 L2
VDDQ_5
D2
E9 L2
VDDQ_5
D2
E9
B27 P35 F7 M9 K1
CS
ODT
VDDQ_6
VDDQ_7
F1 K1
CS
ODT
VDDQ_6
VDDQ_7
F1 F7 M9 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 K1
CS
ODT
VDDQ_6
VDDQ_7
F1
F7 M9
K1
CS
ODT
VDDQ_6
VDDQ_7
F1 K1
CS
ODT
VDDQ_6
VDDQ_7
F1

M0_DDR_DQS_N0 A_DQSB[0] B_DQSB[0] M1_DDR_DQS_N0 M0_DDR_DQ1 DQL1 VSS_8


J3
K3
RAS VDDQ_8
H2
H9
J3
K3
RAS VDDQ_8
H2
H9 M0_DDR_DQ17 DQL1 VSS_8 K3
CAS VDDQ_9
H9 J3
K3
RAS VDDQ_8
H2
H9
M1_DDR_DQ1
J3
K3
RAS VDDQ_8
H2
H9
J3
K3
RAS VDDQ_8
H2
H9 M0_D_CLKN M1_D_CLKN
F2 P1 L3
CAS VDDQ_9
L3
CAS VDDQ_9
F2 P1
L3
WE
J1 L3
CAS VDDQ_9
DQL1 VSS_8 L3
CAS VDDQ_9
L3
CAS VDDQ_9
C437 0.1uF C466 0.1uF
M0_DDR_DQ2 DQL2 VSS_9
WE
NC_1
J1
WE
NC_1
J1
M0_DDR_DQ18 DQL2
T2
NC_1
J9
WE
J1
F2 P1 WE
J1
WE
J1
M0_D_CLK M1_D_CLK
T2
RESET NC_2
J9 T2
RESET NC_2
J9
VSS_9 RESET NC_2
NC_3
L1 T2
RESET
NC_1
NC_2
J9
M1_DDR_DQ2 DQL2 VSS_9
T2
RESET
NC_1
NC_2
J9 T2
RESET
NC_1
NC_2
J9

D27 N32 F8 P9 NC_3


L1
L9
NC_3
L1
L9 F8 P9 F3
NC_4
L9
T7
NC_3
L1
L9
F8 P9
NC_3
L1
L9
NC_3
L1
L9

M0_DDR_DQ8 A_DQ[8]/DQU0 B_DQ[8]/DQU0 M1_DDR_DQ8 M0_DDR_DQ3 DQL3 VSS_10 F3


NC_4
T7 F3
NC_4
M0_DDR_DQ19 DQL3 VSS_10 G3
DQSL NC_6 F3
NC_4
F3
NC_4
T7 F3
NC_4

D30 T34 H3 T1
G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL
H3 T1
DQSL G3
DQSL
DQSL M1_DDR_DQ3 DQL3 VSS_10 G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL

M0_DDR_DQ9 A_DQ[9]/DQU1 B_DQ[9]/DQU1 M1_DDR_DQ9 M0_DDR_DQ4 DQL4 VSS_11


C7 A9 C7 A9
M0_DDR_DQ20 DQL4
C7
B7
DQSU VSS_1
A9
B3 C7 A9 H3 T1 C7 A9 C7 A9
B7
DQSU VSS_1
B3 B7
DQSU VSS_1
B3 VSS_11 DQSU VSS_2
E1 B7
DQSU VSS_1
B3
M1_DDR_DQ4 DQL4 VSS_11 B7
DQSU VSS_1
B3 B7
DQSU VSS_1
B3

E26 N33 H8 T9 E7
DQSU VSS_2
VSS_3
E1
G8 E7
DQSU VSS_2
VSS_3
E1
G8
H8 T9 E7
DML
VSS_3
VSS_4
G8
E7
DQSU VSS_2
VSS_3
E1
G8
H8 T9 E7
DQSU VSS_2
VSS_3
E1
G8 E7
DQSU VSS_2
VSS_3
E1
G8
M0_DDR_DQ10 A_DQ[10]/DQU2 B_DQ[10]/DQU2 M1_DDR_DQ10 M0_DDR_DQ5 DQL5 VSS_12 D3
DML VSS_4
J2 D3
DML VSS_4
J2 M0_DDR_DQ21 DQL5 VSS_12
D3
DMU VSS_5
J2
D3
DML VSS_4
J2 D3
DML VSS_4
J2 D3
DML VSS_4
J2

D31 T32 G2
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
G2 E3
DQL0
VSS_6
VSS_7
J8
M1
DMU VSS_5
VSS_6
J8 M1_DDR_DQ5 DQL5 VSS_12 DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8

M0_DDR_DQ11 A_DQ[11]/DQU3 B_DQ[11]/DQU3 M1_DDR_DQ11 M0_DDR_DQ6 DQL6


E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
M0_DDR_DQ22 DQL6
F7
F2
DQL1 VSS_8
M9
P1
E3
F7
DQL0 VSS_7
M1
M9 G2 E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9

F27 P33 H7
F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9 H7
F8
DQL2
DQL3
VSS_9
VSS_10
P9 F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
M1_DDR_DQ6 DQL6 F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9

M0_DDR_DQ12 A_DQ[12]/DQU4 B_DQ[12]/DQU4 M1_DDR_DQ12 M0_DDR_DQ7 DQL7


H3
DQL3 VSS_10
T1 H3
DQL3 VSS_10
T1
M0_DDR_DQ23 DQL7
H3
H8
DQL4 VSS_11
T1
T9 H3
DQL3 VSS_10
T1 H7 H3
DQL3 VSS_10
T1 H3
DQL3 VSS_10
T1
VDDC15_M0
E30 U33 B1
H8
DQL4
DQL5
VSS_11
VSS_12
T9 H8
DQL4
DQL5
VSS_11
VSS_12
T9 G2
DQL5 VSS_12 H8
DQL4
DQL5
VSS_11
VSS_12
T9
M1_DDR_DQ7 DQL7 H8
DQL4
DQL5
VSS_11
VSS_12
T9 H8
DQL4
DQL5
VSS_11
VSS_12
T9
M0_DDR_CKE
G2
H7
DQL6
G2
H7
DQL6 B1 H7
DQL6
DQL7
G2
H7
DQL6
B1
G2
H7
DQL6
G2
H7
DQL6

M0_DDR_DQ13 A_DQ[13]/DQU5 B_DQ[13]/DQU5 M1_DDR_DQ13 VSSQ_1 DQL7


B1
DQL7
B1
VSSQ_1 D7
VSSQ_1
B1
B9
DQL7
B1
DQL7
B1
DQL7
B1
DDR_VTT_1
D26 N34 D7 B9 D7
DQU0
VSSQ_1
VSSQ_2
B9 D7
DQU0
VSSQ_1
VSSQ_2
B9
D7 B9 C3
DQU0
DQU1
VSSQ_2
VSSQ_3
D1 D7
DQU0
VSSQ_1
VSSQ_2
B9
VSSQ_1 D7
DQU0
VSSQ_1
VSSQ_2
B9 D7
DQU0
VSSQ_1
VSSQ_2
B9

M0_DDR_DQ14 A_DQ[14]/DQU6 B_DQ[14]/DQU6 M1_DDR_DQ14 M0_DDR_DQ8 DQU0 VSSQ_2


C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1

M0_DDR_DQ24 DQU0
C8
DQU2 VSSQ_4
D8 C3
DQU1 VSSQ_3
D1
D7 B9 C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1
C8 D8 C8 D8
VSSQ_2 C2 E2 C8 D8 C8 D8 C8 D8

1K
R418
E29 T33 C3 D1
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8 C3 D1
A7
DQU3
DQU4
VSSQ_5
VSSQ_6
E8 C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
M1_DDR_DQ8 DQU0 VSSQ_2 C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C3 D1

1K
R405
A2 F9
DQU4 VSSQ_6 DQU4 VSSQ_6 DQU4 VSSQ_6 DQU4 VSSQ_6 DQU4 VSSQ_6
M0_DDR_DQ15 A_DQ[15]/DQU7 B_DQ[15]/DQU7 M1_DDR_DQ15 M0_DDR_DQ9 DQU1 VSSQ_3
A2
DQU5 VSSQ_7
F9 A2
DQU5 VSSQ_7
F9
M0_DDR_DQ25 DQU1 VSSQ_3 B8
DQU5
DQU6
VSSQ_7
VSSQ_8
G1 A2
DQU5 VSSQ_7
F9 A2
DQU5 VSSQ_7
F9 A2
DQU5 VSSQ_7
F9

E28 R33 C8 D8
B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
C8 D8
A3
DQU7 VSSQ_9
G9 B8
A3
DQU6 VSSQ_8
G1
G9 M1_DDR_DQ9 DQU1 VSSQ_3 B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9

M0_DDR_DM1 M1_DDR_DM1 M0_DDR_DQ10


DQU7 VSSQ_9 DQU7 VSSQ_9

M0_DDR_DQ26
DQU7 VSSQ_9
C8 D8 DQU7 VSSQ_9 DQU7 VSSQ_9
AR414
A_DQM[1] B_DQM[1] DQU2 VSSQ_4 DQU2 VSSQ_4 M1_DDR_DQ10 DQU2 VSSQ_4 56
D28 R32 C2 E2 C2 E2 C2 E2
M0_DDR_DQS1 A_DQS[1] B_DQS[1] M1_DDR_DQS1 M0_DDR_DQ11 DQU3 VSSQ_5 M0_DDR_DQ27 DQU3 VSSQ_5 M1_DDR_DQ11 1/16W
E27 P32 A7 E8 A7 E8 DQU3 VSSQ_5 M0_DDR_RESET_N
M0_DDR_DQS_N1 M1_DDR_DQS_N1 M0_DDR_DQ12 M0_DDR_DQ28 A7 E8 C520 0.1uF
A_DQSB[1] B_DQSB[1] DQU4 VSSQ_6 DQU4 VSSQ_6 M1_DDR_DQ12 DQU4 VSSQ_6 M2_DDR_A14
A2 F9 A2 F9 A2 F9
M0_DDR_DQ13 DQU5 VSSQ_7 M0_DDR_DQ29 DQU5 VSSQ_7 M1_DDR_DQ13 M2_DDR_A8
C32 Y36 B8 G1 B8 G1 DQU5 VSSQ_7
M0_DDR_DQ16 A_DQ[16]/DQL0 B_DQ[16]/DQL0 M1_DDR_DQ16 M0_DDR_DQ14 DQU6 VSSQ_8 M0_DDR_DQ30 B8 G1
DQU6 VSSQ_8 M1_DDR_DQ14 DQU6 VSSQ_8 M2_DDR_A11
C30 V36 A3 G9 A3 G9 A3 G9 C521 0.1uF
M0_DDR_DQ17 A_DQ[17]/DQL1 B_DQ[17]/DQL1 M1_DDR_DQ17 M0_DDR_DQ15 DQU7 VSSQ_9 M0_DDR_DQ31 DQU7 VSSQ_9 M2_DDR_A6
B33 Y35 M1_DDR_DQ15 DQU7 VSSQ_9
M0_DDR_DQ18 A_DQ[18]/DQL2 B_DQ[18]/DQL2 M1_DDR_DQ18
A30 V37 AR415 M0_D_CLK
M0_DDR_DQ19 A_DQ[19]/DQL3 B_DQ[19]/DQL3 M1_DDR_DQ19 56 R412
C33 AA36 1/16W 56 C477
M0_DDR_DQ20 A_DQ[20]/DQL4 B_DQ[20]/DQL4 M1_DDR_DQ20
C29 U36 C522 0.1uF 1% 0.01uF
M0_DDR_DQ21 A_DQ[21]/DQL5 B_DQ[21]/DQL5 M1_DDR_DQ21 M2_DDR_A1 50V
A33 AA37
M0_DDR_DQ22 A_DQ[22]/DQL6 B_DQ[22]/DQL6 M1_DDR_DQ22 M2_DDR_A4
B30 U35 R413
M0_DDR_DQ23 A_DQ[23]/DQL7 B_DQ[23]/DQL7 M1_DDR_DQ23 M2_DDR_A12 56
B31 V35 C523 0.1uF 1%
M0_DDR_DM2 A_DQM[2] B_DQM[2] M1_DDR_DM2 M2_DDR_BA1
B32 W35
M0_DDR_DQS2 A_DQS[2] B_DQS[2] M1_DDR_DQS2 AR416
C31 W36 M0_D_CLKN
M0_DDR_DQS_N2 A_DQSB[2] B_DQSB[2] M1_DDR_DQS_N2 56
+1.5V_Bypass Cap +1.5V_Bypass Cap +1.5V_Bypass Cap 1/16W
C524 0.1uF
E33 W33
M0_DDR_DQ24
M0_DDR_DQ25
C35
A_DQ[24]/DQU0 B_DQ[24]/DQU0
AA32
M1_DDR_DQ24
M1_DDR_DQ25
Close to DDR Power Pin Close to DDR Power Pin Close to DDR Power Pin M2_DDR_A13 VDDC15_M0 M1_DDR_CKE
A_DQ[25]/DQU1 B_DQ[25]/DQU1
E31 U32
M0_DDR_DQ26 A_DQ[26]/DQU2 B_DQ[26]/DQU2 M1_DDR_DQ26 M2_DDR_A9
D35 AA34 C525 0.1uF
M0_DDR_DQ27 M1_DDR_DQ27 M2_DDR_A7

1K
R433
A_DQ[27]/DQU3 B_DQ[27]/DQU3
D33 V33
M0_DDR_DQ28 M1_DDR_DQ28 AR417

1K
R422
A_DQ[28]/DQU4 B_DQ[28]/DQU4
D34 AA33 56
M0_DDR_DQ29 A_DQ[29]/DQU5 B_DQ[29]/DQU5 M1_DDR_DQ29 VDDC15_M0 VDDC15_M0 1/16W
E32 V32 VDDC15_M0
M0_DDR_DQ30 A_DQ[30]/DQU6 B_DQ[30]/DQU6 M1_DDR_DQ30 C526 0.1uF
C34 Y32 M2_DDR_A2
M0_DDR_DQ31 A_DQ[31]/DQU7 B_DQ[31]/DQU7 M1_DDR_DQ31 M1_DDR_RESET_N
B35 W32 M2_DDR_A5
M0_DDR_DM3 A_DQM[3] B_DQM[3] M1_DDR_DM3
A35 Y33 M2_DDR_A3
M0_DDR_DQS3 A_DQS[3] B_DQS[3] M1_DDR_DQS3 C527 0.1uF
B34 W34 M2_DDR_A0
0.1uF

0.1uF

0.1uF

0.1uF

0.1uF

0.1uF

M0_DDR_DQS_N3 A_DQSB[3] B_DQSB[3] M1_DDR_DQS_N3


AR418

0.1uF

0.1uF

0.1uF
56 M1_D_CLK
1/16W R427
AM34 C528 0.1uF C497
C_A0 M2_DDR_A0 M2_DDR_BA0 56 0.01uF
C400

C401

C402

C412

C413

C415

AR35

C444

C445

C446
C_A1 M2_DDR_A1 1% 50V
AP34 M2_DDR_BA2
C_A2 M2_DDR_A2 M2_DDR_A15 R428
AM33 C529 0.1uF
C_A3 M2_DDR_A3 M2_DDR_A10 56
AT34 1%
C_A4 M2_DDR_A4
AN33 AR419
C_A5 M2_DDR_A5 56
AU35 1/16W M1_D_CLKN
C_A6 M2_DDR_A6
AR36 C530 0.1uF
C_A7 M2_DDR_A7 M2_DDR_WEN
AU36 M2_DDR_VREFDQ Hynix_DDR3_4Gb_29n
C_A8 M2_DDR_A8 Hynix_DDR3_4Gb_29n M2_1_DDR_VREFDQ Hynix_DDR3_4Gb_29n M1_1_DDR_VREFDQ M2_DDR_CASN VDDC15_M1 M2_DDR_CKE
AR37
C_A9 M2_DDR_A9 IC405 IC406 IC404 M2_DDR_ODT
AT33 C531 0.1uF
C_A10 M2_DDR_A10 H5TQ4G63AFR-RDC H5TQ4G63AFR-RDC H5TQ4G63AFR-RDC M2_DDR_RASN

1K
R424
AT35
C_A11 M2_DDR_A11 AR420

1K
R420
AP31 EAN63053201 EAN63053201 EAN63053201
C_A12 M2_DDR_A12 56
AP35 1/16W
C_A13
AT37
M2_DDR_A13
M2_DDR_A0
N3
A0 DDR3 VREFCA
M8
M2_DDR_A0
N3
A0
DDR3 VREFCA
M8 N3 DDR3 M8 C532 0.1uF
M2_DDR_A14 P7 P7 M1_DDR_A0 A0 VREFCA M2_DDR_CKE
C_A14
AN31 M2_DDR_A1 A1 4Gbit M2_DDR_A1 A1
4Gbit P7 4Gbit M2_DDR_RESET_N
M2_DDR_A15 P3 P3 M1_DDR_A1 A1
C_A15 (x16)
AN32 M2_DDR_A2 A2 (x16) M2_DDR_A2 A2 M1_DDR_A2
P3
A2 (x16) M2_D_CLKN
C_BA0 M2_DDR_BA0 N2 H1 N2 H1 N2 H1 C533 0.1uF
AR34 M2_DDR_A3 A3 VREFDQ M2_DDR_A3 A3 VREFDQ M1_DDR_A3 M2_D_CLK
C_BA1 M2_DDR_BA1 P8 P8 A3 VREFDQ
AM32 M2_DDR_A4 A4 M2_DDR_A4 A4 P8
M2_DDR_BA2 P2 P2 M1_DDR_A4 A4
C_BA2 P2
AM29 M2_DDR_A5 A5 M2_DDR_A5 A5 M1_DDR_A5
C_RASZ M2_DDR_RASN R8 L8 R406 R8 L8 R407 A5 M2_D_CLK
AM30 M2_DDR_A6 240 M2_DDR_A6 240 R8 L8 R419 240
A6 ZQ A6 ZQ M1_DDR_A6 A6 ZQ R421 C534
C_CASZ M2_DDR_CASN R2 VDDC15_M1 R2 R2
AN30 M2_DDR_A7 A7 M2_DDR_A7 A7 56 0.01uF
VDDC15_M1 M1_DDR_A7 A7

DDR3 1.5V bypass Cap - Place these caps near Memory


C_WEZ M2_DDR_WEN T8 T8 T8 VDDC15_M0 1% 50V
AM31 M2_DDR_A8 A8 M2_DDR_A8 A8 M1_DDR_A8
C_ODT M2_DDR_ODT R3 B2 R3 B2 A8
AR33 M2_DDR_A9 A9 VDD_1 M2_DDR_A9 A9 VDD_1 R3 B2 R423
M2_DDR_CKE L7 D9 L7 D9 M1_DDR_A9 A9 VDD_1
C_CKE L7 D9 56
AP37 M2_DDR_A10 A10/AP VDD_2 M2_DDR_A10 A10/AP VDD_2 M1_DDR_A10
C_RST M2_DDR_RESET_N_1 R7 G7 R7 G7 A10/AP VDD_2 1%
DDR3 1.5V bypass Cap - Place these caps near Memory

M2_DDR_A11 DDR3 1.5V bypass Cap - Place these caps near Memory R7 G7
AU32 A11 VDD_3 M2_DDR_A11 A11 VDD_3 M1_DDR_A11
C_MCLK M2_D_CLK N7 K2 N7 K2 A11 VDD_3
AT32 M2_DDR_A12 A12/BC VDD_4 M2_DDR_A12 A12/BC VDD_4 N7 K2
M2_D_CLKN T3 K8 T3 K8 M1_DDR_A12 A12/BC VDD_4 M2_D_CLKN
C_MCLKZ T3 K8
AN34 M2_DDR_A13 A13 VDD_5 M2_DDR_A13 A13 VDD_5 M1_DDR_A13
C_CSB1 M2_DDR_CS1 T7 N1 T7 N1 A13 VDD_5
AP36 M2_DDR_A14 A14 VDD_6 M2_DDR_A14 A14 VDD_6 T7 N1 VDDC15_M0
M2_DDR_CS2 M7 N9 M7 N9 M1_DDR_A14 A14 VDD_6 VDDC15_M0
C_CSB2 M7 N9
M2_DDR_A15 NC_5 VDD_7 M2_DDR_A15 NC_5 VDD_7 M1_DDR_A15
R1 R1 NC_5 VDD_7
AR29 VDD_8 R1 M0_1_DDR_VREFDQ
VDD_8 VDD_8
C_DQ[0] M2_DDR_DQ0 M2 R9 M2 R9 M2 R9 M0_DDR_VREFDQ
AT30 M2_DDR_BA0 BA0 VDD_9 M2_DDR_BA0 BA0 VDD_9 M1_DDR_BA0
C_DQ[1] M2_DDR_DQ1 N8 N8 BA0 VDD_9
N8

R416

1K 1%
AT28 M2_DDR_BA1 BA1 M2_DDR_BA1 BA1

R410

1K 1%
M2_DDR_DQ2 M3 M3 M1_DDR_BA1 BA1
C_DQ[2] M3
AR31 M2_DDR_BA2 BA2 M2_DDR_BA2 BA2 M1_DDR_BA2
C_DQ[3] M2_DDR_DQ3 A1 A1 BA2
AT27 VDDQ_1 VDDQ_1 A1
C_DQ[4] M2_DDR_DQ4 J7 A8 J7 A8 VDDQ_1
AR32 M2_D_CLK CK VDDQ_2 M2_D_CLK CK VDDQ_2 J7 A8
M2_DDR_DQ5 K7 C1 K7 C1 M1_D_CLK CK VDDQ_2 C479
C_DQ[5] K7 C1 C472

1%
AR28 M2_D_CLKN CK VDDQ_3 M2_D_CLKN CK VDDQ_3 M1_D_CLKN 0.1uF

1%
C_DQ[6] M2_DDR_DQ6 K9 C9 K9 C9 CK VDDQ_3 0.1uF C483
K9 C9

R417
AT31 M2_DDR_CKE CKE VDDQ_4 M2_DDR_CKE CKE VDDQ_4 C474

R411
M2_DDR_DQ7 D2 D2 M1_DDR_CKE CKE VDDQ_4 1000pF
C_DQ[7] D2 1000pF
AR30 VDDQ_5 VDDQ_5 50V

1K
C_DQM[0] M2_DDR_DM0 L2 E9 L2 E9 VDDQ_5 50V

1K
AU29 M2_DDR_CS1 CS VDDQ_6 M2_DDR_CS2 CS VDDQ_6 L2 E9
M2_DDR_DQS0 K1 F1 K1 F1 M1_DDR_CS2 CS VDDQ_6
C_DQS[0] K1 F1
AT29 M2_DDR_ODT ODT VDDQ_7 M2_DDR_ODT ODT VDDQ_7 M1_DDR_ODT
C_DQSB[0] M2_DDR_DQS_N0 J3 H2 C502 J3 H2 C514 ODT VDDQ_7
M2_DDR_RASN 0.1uF M2_DDR_RASN 0.1uF J3 H2 C490 0.1uF
RAS VDDQ_8 RAS VDDQ_8 M1_DDR_RASN RAS VDDQ_8
K3 H9 C503 0.1uF K3 H9 C515 0.1uF K3 H9
AN27 M2_DDR_CASN CAS VDDQ_9 M2_DDR_CASN CAS VDDQ_9 M1_DDR_CASN C491 0.1uF
C_DQ[8]/DQU0 M2_DDR_DQ8 L3 L3 CAS VDDQ_9
AP25 M2_DDR_WEN WE M2_DDR_WEN WE L3
M2_DDR_DQ9 J1 J1 M1_DDR_WEN WE
C_DQ[9]/DQU1 J1
AN29 NC_1 NC_1 NC_1
C_DQ[10]/DQU2 M2_DDR_DQ10 T2 J9 T2 J9 T2 J9
AN24 M2_DDR_RESET_N RESET NC_2 M2_DDR_RESET_N RESET NC_2 M1_DDR_RESET_N
C_DQ[11]/DQU3 M2_DDR_DQ11 L1 L1 RESET NC_2
AN28 NC_3 NC_3 L1
C_DQ[12]/DQU4 M2_DDR_DQ12 L9 L9 NC_3
AN25 NC_4 NC_4 L9 SS_DDR3_4Gb_25n
IC404-*1
Hynix_DDR3_4Gb_25n
IC404-*2

C_DQ[13]/DQU5 M2_DDR_DQ13 F3 F3 NC_4 K4B4G1646D-BCMA H5TQ4G63CFR_RDC

AP28 M2_DDR_DQS0 DQSL M2_DDR_DQS2 DQSL F3


M2_DDR_DQ14 G3 G3 M1_DDR_DQS2 DQSL N3 M8 N3 M8
VDDC15_M0 VDDC15_M0 VDDC15_M1 VDDC15_M1
C_DQ[14]/DQU6 G3 P7
A0
A1
VREFCA
P7
A0
A1
VREFCA

AN26 M2_DDR_DQS_N0 DQSL M2_DDR_DQS_N2 DQSL M1_DDR_DQS_N2


P3
A2
P3
A2

C_DQ[15]/DQU7 M2_DDR_DQ15 DQSL N2


P8
P2
A3
A4
VREFDQ
H1 N2
P8
P2
A3
A4
VREFDQ
H1

AM26 R8
A5
A6 ZQ
L8 R8
A5
A6 ZQ
L8 M1_1_DDR_VREFDQ M2_1_DDR_VREFDQ
C_DQM[1] M2_DDR_DM1 C7 A9 C7 A9 C7 A9
R2
T8
A7
R2
T8
A7
M1_DDR_VREFDQ M2_DDR_VREFDQ
AM27 M2_DDR_DQS1 DQSU VSS_1 M2_DDR_DQS3 DQSU VSS_1 M1_DDR_DQS3
R3
A8
A9 VDD_1
B2 R3
A8
A9 VDD_1
B2

C_DQS[1] M2_DDR_DQS1 B7 B3 B7 B3 DQSU VSS_1 L7


R7
A10/AP VDD_2
D9
G7
L7
R7
A10/AP VDD_2
D9
G7

M2_DDR_DQS_N1 SS_DDR3_4Gb_25n Hynix_DDR3_4Gb_25n SS_DDR3_2Gb Hynix_DDR3_2Gb SS_DDR3_4Gb_25n Hynix_DDR3_4Gb_25n B7 B3 A11 VDD_3 A11 VDD_3

R431
M2_DDR_DQS_N3

1K 1%
R414
AM28 DQSU VSS_2

1K 1%
N7 K2 N7 K2
DQSU VSS_2

R425

1K 1%
R408

1K 1%
IC405-*1 IC405-*2 IC405-*3 IC405-*4 IC406-*1 IC406-*2 A12/BC VDD_4 A12/BC VDD_4

M2_DDR_DQS_N1 E1 K4B4G1646D-BCMA H5TQ4G63CFR_RDC K4B2G1646Q-BCMA H5TQ2G63FFR-RDC


E1 K4B4G1646D-BCMA H5TQ4G63CFR_RDC M1_DDR_DQS_N3 DQSU VSS_2 T3
A13 VDD_5
K8 T3
A13 VDD_5
K8

C_DQSB[1] E1 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9
VSS_3 N3 M8 N3 M8 N3 M8 N3 M8 VSS_3 N3 M8 N3 M8
VSS_3
NC_5 VDD_7
VDD_8
R1
NC_5 VDD_7
VDD_8
R1

E7 G8 P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
P7
A0
A1
VREFCA
E7 G8 P7
A0
A1
VREFCA
P7
A0
A1
VREFCA

E7 G8
M2
N8
BA0 VDD_9
R9 M2
N8
BA0 VDD_9
R9

AR24 M2_DDR_DM0 DML VSS_4 P3


A2
P3
A2
P3
A2
P3
A2 M2_DDR_DM2 DML VSS_4 P3
A2
P3
A2
M1_DDR_DM2
M3
BA1
BA2
M3
BA1
BA2

C_DQ[16]/DQL0 M2_DDR_DQ16 D3 J2
N2
P8
A3 VREFDQ
H1 N2
P8
A3 VREFDQ
H1 N2
P8
A3 VREFDQ
H1 N2
P8
A3 VREFDQ
H1

D3 J2
N2
P8
A3 VREFDQ
H1 N2
P8
A3 VREFDQ
H1
DML VSS_4 J7
VDDQ_1
A1
A8 J7
VDDQ_1
A1
A8

AR26 M2_DDR_DM1 DMU VSS_5


P2
R8
A4
A5
L8
P2
R8
A4
A5
L8
P2
R8
A4
A5
L8
P2
R8
A4
A5
L8 M2_DDR_DM3 DMU VSS_5
P2
R8
A4
A5
L8
P2
R8
A4
A5
L8
D3 J2 K7
CK
CK
VDDQ_2
VDDQ_3
C1 K7
CK
CK
VDDQ_2
VDDQ_3
C1

M2_DDR_DQ17 J8 R2
A6 ZQ
R2
A6 ZQ
R2
A6 ZQ
R2
A6 ZQ
J8 R2
A6 ZQ
R2
A6 ZQ
M1_DDR_DM3 DMU VSS_5 K9
CKE VDDQ_4
C9 K9
CKE VDDQ_4
C9

C_DQ[17]/DQL1 T8
A7
A8
T8
A7
A8
T8
A7
A8
T8
A7
A8
T8
A7
A8
T8
A7
A8 J8 L2
VDDQ_5
D2
E9 L2
VDDQ_5
D2
E9
C516 C518 C470 C473
AT23 VSS_6 VSS_6 CS VDDQ_6 CS VDDQ_6

1%
R3 B2 R3 B2 R3 B2 R3 B2 R3 B2 R3 B2

1%

1%
K1 F1 K1 F1

1%
A9 VDD_1 A9 VDD_1 A9 VDD_1 A9 VDD_1 A9 VDD_1 A9 VDD_1

C_DQ[18]/DQL2 M2_DDR_DQ18 E3 M1 L7
A10/AP VDD_2
D9 L7
A10/AP VDD_2
D9 L7
A10/AP VDD_2
D9 L7
A10/AP VDD_2
D9
E3 M1
L7
A10/AP VDD_2
D9 L7
A10/AP VDD_2
D9
VSS_6 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2 J3
ODT
RAS
VDDQ_7
VDDQ_8
H2
0.1uF 0.1uF 0.1uF 0.1uF
M2_DDR_DQ0
R7
A11 VDD_3
G7 R7
A11 VDD_3
G7 R7
A11 VDD_3
G7 R7
A11 VDD_3
G7 R7
A11 VDD_3
G7 R7
A11 VDD_3
G7
E3 M1 K3 H9 K3 H9
C519 C478

R432
M2_DDR_DQ16 CAS VDDQ_9 CAS VDDQ_9
C471

R415
AU26 DQL0 VSS_7 N7 K2 N7 K2 N7 K2 N7 K2
DQL0 VSS_7 N7 K2 N7 K2
C517

R426
R409
A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 A12/BC VDD_4 L3 L3

M2_DDR_DQ19 F7 M9
T3
A13 VDD_5
K8 T3
A13 VDD_5
K8 T3
A13 VDD_5
K8 T3
A13 VDD_5
K8

F7 M9
T3
A13 VDD_5
K8 T3
A13 VDD_5
K8
M1_DDR_DQ16 DQL0 VSS_7 WE
J1
WE
J1
1000pF 1000pF
C_DQ[19]/DQL3 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9 M7
VDD_6
N1
N9
T7
M7
A14 VDD_6
N1
N9
F7 M9 T2
RESET
NC_1
NC_2
J9 T2
RESET
NC_1
NC_2
J9
1000pF 1000pF
AR23 M2_DDR_DQ1 DQL1 VSS_8 NC_5 VDD_7
R1
NC_5 VDD_7
R1
NC_5 VDD_7
R1
NC_5 VDD_7
R1 M2_DDR_DQ17 DQL1 VSS_8 NC_5 VDD_7
R1
NC_5 VDD_7
R1
M1_DDR_DQ17
NC_3
L1
NC_3
L1

50V 50V
M2_DDR_DQ20 F2 P1
VDD_8 VDD_8 VDD_8 VDD_8
F2 P1
VDD_8 VDD_8
DQL1 VSS_8 L9 L9

50V

1K
NC_4 NC_4
R9 R9 R9
50V

1K
M2 M2 R9 M2 M2 R9 M2 M2 R9
C_DQ[20]/DQL4

1K
F3 T7 F3

1K
BA0 VDD_9 BA0 VDD_9 BA0 VDD_9 BA0 VDD_9 BA0 VDD_9 BA0 VDD_9

AR27 M2_DDR_DQ2 DQL2 VSS_9


N8
M3
BA1
N8
M3
BA1
N8
M3
BA1
N8
M3
BA1
M2_DDR_DQ18 DQL2 VSS_9
N8
M3
BA1
N8
M3
BA1 F2 P1 G3
DQSL
DQSL
NC_6
G3
DQSL
DQSL

M2_DDR_DQ21 F8 P9
BA2
A1
BA2
A1
BA2
A1
BA2
A1
F8 P9
BA2
A1
BA2
A1
M1_DDR_DQ18 DQL2 VSS_9 C7 A9 C7 A9
C_DQ[21]/DQL5 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8 J7
CK
VDDQ_1
VDDQ_2
A8
F8 P9 B7
DQSU VSS_1
B3 B7
DQSU VSS_1
B3

AU23 M2_DDR_DQ3 DQL3 VSS_10 K7


CK VDDQ_3
C1 K7
CK VDDQ_3
C1 K7
CK VDDQ_3
C1 K7
CK VDDQ_3
C1
M2_DDR_DQ19 DQL3 VSS_10 K7
CK VDDQ_3
C1 K7
CK VDDQ_3
C1

M1_DDR_DQ19
DQSU VSS_2
VSS_3
E1
DQSU VSS_2
VSS_3
E1

C_DQ[22]/DQL6 M2_DDR_DQ22 H3 T1
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2
H3 T1
K9
CKE VDDQ_4
C9
D2
K9
CKE VDDQ_4
C9
D2 DQL3 VSS_10 E7
D3
DML VSS_4
G8
J2
E7
D3
DML VSS_4
G8
J2

AT26 M2_DDR_DQ4 DQL4 VSS_11


L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1 M2_DDR_DQ20 DQL4 VSS_11
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
L2
K1
CS
VDDQ_5
VDDQ_6
E9
F1
H3 T1 DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8

M2_DDR_DQ23 H8 T9 J3
ODT VDDQ_7
H2 J3
ODT VDDQ_7
H2 J3
ODT VDDQ_7
H2 J3
ODT VDDQ_7
H2
H8 T9 J3
ODT VDDQ_7
H2 J3
ODT VDDQ_7
H2 M1_DDR_DQ20 DQL4 VSS_11 E3
DQL0 VSS_7
M1 E3
DQL0 VSS_7
M1

C_DQ[23]/DQL7 K3
RAS VDDQ_8
H9 K3
RAS VDDQ_8
H9 K3
RAS VDDQ_8
H9 K3
RAS VDDQ_8
H9 K3
RAS VDDQ_8
H9 K3
RAS VDDQ_8
H9
H8 T9
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
AT25 M2_DDR_DQ5 DQL5 VSS_12 L3
CAS
WE
VDDQ_9
L3
CAS
WE
VDDQ_9
L3
CAS
WE
VDDQ_9
L3
CAS
WE
VDDQ_9
M2_DDR_DQ21 DQL5 VSS_12 L3
CAS
WE
VDDQ_9
L3
CAS
WE
VDDQ_9

M1_DDR_DQ21 F8
DQL2 VSS_9
P9 F8
DQL2 VSS_9
P9

C_DQM[2] M2_DDR_DM2 G2 T2
NC_1
J1
J9 T2
NC_1
J1
J9 T2
NC_1
J1
J9 T2
NC_1
J1
J9 G2 T2
NC_1
J1
J9 T2
NC_1
J1
J9
DQL5 VSS_12 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1

AT24 M2_DDR_DQ6 DQL6


RESET NC_2
NC_3
L1
RESET NC_2
NC_3
L1
RESET NC_2
NC_3
L1
RESET NC_2
NC_3
L1
M2_DDR_DQ22 DQL6
RESET NC_2
NC_3
L1
RESET NC_2
NC_3
L1 G2 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9

M2_DDR_DQS2 H7 NC_4
L9
NC_4
L9
NC_4
L9
NC_4
L9

H7 NC_4
L9
NC_4
L9
M1_DDR_DQ22 DQL6 H7
DQL6
H7
DQL6

C_DQS[2] F3
G3
DQSL NC_6
T7 F3
G3
DQSL
F3
G3
DQSL NC_6
T7 F3
G3
DQSL
F3
G3
DQSL NC_6
T7 F3
G3
DQSL
H7
DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1

AR25 M2_DDR_DQ7 DQL7 DQSL DQSL DQSL DQSL


M2_DDR_DQ23 DQL7 DQSL DQSL

M1_DDR_DQ23
D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9

C_DQSB[2] M2_DDR_DQS_N2 B1 C7
DQSU VSS_1
A9 C7
DQSU VSS_1
A9 C7
DQSU VSS_1
A9 C7
DQSU VSS_1
A9
B1 C7
DQSU VSS_1
A9 C7
DQSU VSS_1
A9 DQL7 C3
C8
DQU1 VSSQ_3
D1
D8
C3
C8
DQU1 VSSQ_3
D1
D8

VSSQ_1
B7
DQSU VSS_2
VSS_3
B3
E1
B7
DQSU VSS_2
VSS_3
B3
E1
B7
DQSU VSS_2
VSS_3
B3
E1
B7
DQSU VSS_2
VSS_3
B3
E1
VSSQ_1
B7
DQSU VSS_2
VSS_3
B3
E1
B7
DQSU VSS_2
VSS_3
B3
E1 B1 C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
E2
E8

D7 B9 E7
D3
DML VSS_4
G8
J2
E7
D3
DML VSS_4
G8
J2
E7
D3
DML VSS_4
G8
J2
E7
D3
DML VSS_4
G8
J2 D7 B9
E7
D3
DML VSS_4
G8
J2
E7
D3
DML VSS_4
G8
J2
VSSQ_1 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9 A2
DQU4
DQU5
VSSQ_6
VSSQ_7
F9

AN23 M2_DDR_DQ8 DQU0 VSSQ_2


DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
M2_DDR_DQ24 DQU0 VSSQ_2
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8 D7 B9 B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9

M2_DDR_DQ24 C3 D1
E3
DQL0 VSS_7
M1 E3
DQL0 VSS_7
M1 E3
DQL0 VSS_7
M1 E3
DQL0 VSS_7
M1

C3 D1
E3
DQL0 VSS_7
M1 E3
DQL0 VSS_7
M1
M1_DDR_DQ24 DQU0 VSSQ_2 DQU7 VSSQ_9 DQU7 VSSQ_9

C_DQ[24]/DQU0 F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
F7
F2
DQL1 VSS_8
M9
P1
C3 D1
AN21 M2_DDR_DQ9 DQU1 VSSQ_3 F8
DQL2 VSS_9
P9 F8
DQL2 VSS_9
P9 F8
DQL2 VSS_9
P9 F8
DQL2 VSS_9
P9 M2_DDR_DQ25 DQU1 VSSQ_3 F8
DQL2 VSS_9
P9 F8
DQL2 VSS_9
P9
M1_DDR_DQ25
C_DQ[25]/DQU1 M2_DDR_DQ25 C8 D8 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1
C8 D8 H3
DQL3
DQL4
VSS_10
VSS_11
T1 H3
DQL3
DQL4
VSS_10
VSS_11
T1 DQU1 VSSQ_3
AM25 M2_DDR_DQ10 DQU2 VSSQ_4
H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9

M2_DDR_DQ26 DQU2 VSSQ_4


H8
G2
DQL5 VSS_12
T9 H8
G2
DQL5 VSS_12
T9
C8 D8
M2_DDR_DQ26 C2 E2 H7
DQL6
H7
DQL6
H7
DQL6
H7
DQL6

C2 E2
H7
DQL6
H7
DQL6
M1_DDR_DQ26 DQU2 VSSQ_4
C_DQ[26]/DQU2 DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1
DQL7
VSSQ_1
B1
C2 E2
AM21 M2_DDR_DQ11 DQU3 VSSQ_5 D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9
M2_DDR_DQ27 DQU3 VSSQ_5 D7
DQU0 VSSQ_2
B9 D7
DQU0 VSSQ_2
B9

M1_DDR_DQ27
M2_DDR_DQ27 A7 E8
C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1

A7 E8
C3
DQU1 VSSQ_3
D1 C3
DQU1 VSSQ_3
D1
DQU3 VSSQ_5
C_DQ[27]/DQU3
AM23 M2_DDR_DQ12 DQU4 VSSQ_6
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8 M2_DDR_DQ28 DQU4 VSSQ_6
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8
C8
C2
A7
DQU2
DQU3
VSSQ_4
VSSQ_5
D8
E2
E8
A7 E8 * DDR_VTT
M2_DDR_DQ28 A2 F9 A2
DQU4 VSSQ_6
F9 A2
DQU4 VSSQ_6
F9 A2
DQU4 VSSQ_6
F9 A2
DQU4 VSSQ_6
F9
A2 F9 A2
DQU4 VSSQ_6
F9 A2
DQU4 VSSQ_6
F9 M1_DDR_DQ28 DQU4 VSSQ_6
C_DQ[28]/DQU4 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1 B8
DQU5 VSSQ_7
G1
A2 F9
AM22 M2_DDR_DQ13 DQU5 VSSQ_7 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9
M2_DDR_DQ29 DQU5 VSSQ_7 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9 A3
DQU6
DQU7
VSSQ_8
VSSQ_9
G9

M1_DDR_DQ29
C_DQ[29]/DQU5 M2_DDR_DQ29 B8 G1 B8 G1 DQU5 VSSQ_7
AM24 M2_DDR_DQ14 DQU6 VSSQ_8 M2_DDR_DQ30 DQU6 VSSQ_8 B8 G1
M2_DDR_DQ30 A3 G9 A3 G9 M1_DDR_DQ30 DQU6 VSSQ_8
C_DQ[30]/DQU6 A3 G9
AT22 M2_DDR_DQ15 DQU7 VSSQ_9 M2_DDR_DQ31 DQU7 VSSQ_9 SS_DDR3_2Gb Hynix_DDR3_2Gb
M1_DDR_DQ31
C_DQ[31]/DQU7 M2_DDR_DQ31 IC406-*3
K4B2G1646Q-BCMA
IC406-*4
H5TQ2G63FFR-RDC
DQU7 VSSQ_9
AR22 VDDC15_M1 +3.3V_NORMAL
C_DQM[3] M2_DDR_DM3 N3
P7
A0 VREFCA
M8 N3
P7
A0 VREFCA
M8
VDDC15_M0 +3.3V_NORMAL
AP21 P3
A1
A2
P3
A1
A2

C_DQS[3] M2_DDR_DQS3 N2
P8
A3 VREFDQ
H1 N2
P8
A3 VREFDQ
H1

IC407
AP22 P2
A4
P2
A4

C_DQSB[3] M2_DDR_DQS_N3 R8
R2
T8
A5
A6
A7
ZQ
L8 R8
R2
T8
A5
A6
A7
ZQ
L8
IC402 AP2303MPTR-G1 [EP]
A8 A8

AP2303MPTR-G1 [EP]

CIS21J121
R3 B2 R3 B2
A9 VDD_1 A9 VDD_1
L7 D9 L7 D9
A10/AP VDD_2 A10/AP VDD_2
R7 G7 R7 G7
A11 VDD_3 A11 VDD_3
N7 K2 N7 K2
C545

CIS21J121
A12/BC VDD_4 A12/BC VDD_4

L403
T3 K8 T3 K8
A13 VDD_5 A13 VDD_5
N1 T7 N1
M7
NC_5
VDD_6
VDD_7
N9 M7
A14
NC_5
VDD_6
VDD_7
N9
VIN NC_3 10uF
R1 R1
C544

L401
VDD_8 VDD_8
M2
N8
BA0 VDD_9
R9 M2
N8
BA0 VDD_9
R9

VIN NC_3 1 8 10V


M3
BA1
BA2
M3
BA1
BA2
1 8 10uF

THERMAL
A1 A1
J7
VDDQ_1
A8 J7
VDDQ_1
A8
10V C537
OPT K7
CK VDDQ_2
C1 K7
CK VDDQ_2
C1
C421

THERMAL
CK VDDQ_3 CK VDDQ_3

OPT K9
CKE VDDQ_4
C9 K9
CKE VDDQ_4
C9
DDR_VTT_1 10uF GND NC_2
0 R440 D2 D2

9
VDDQ_5 VDDQ_5
10uF
+1.5V_Bypass Cap
L2 E9 L2 E9

M0_DDR_RESET_N 0 R441 K1
CS VDDQ_6
F1 K1
CS VDDQ_6
F1
GND NC_2 10V 2 7
+1.5V_Bypass Cap +1.5V_Bypass Cap
ODT VDDQ_7 ODT VDDQ_7

9
M1_DDR_RESET_N
J3
K3
RAS VDDQ_8
H2
H9
J3
K3
RAS VDDQ_8
H2
H9 10V 2 7

CIS21J121
CAS VDDQ_9 CAS VDDQ_9
L3 L3
WE WE
J1 J1

Close to DDR Power Pin Close to DDR Power Pin


T2
RESET
NC_1
NC_2
J9 T2
RESET
NC_1
NC_2
J9

Close to DDR Power Pin


DDR_VTT R446
VREFEN VCNTL

L402
L1 L1
NC_3
L9
NC_3
L9
R443 10K
F3
DQSL
NC_4
NC_6
T7 F3
DQSL
NC_4

VREFEN VCNTL 3 6
G3
DQSL
G3
DQSL 10K
C C7 A9 C7 A9 3 6 1/16W
CIS21J121

DQSU VSS_1 DQSU VSS_1


R434 NXP_DDR_RES0_TR C B7
DQSU VSS_2
B3
E1
B7
DQSU VSS_2
B3
E1

1K B Q400 R436 NXP_DDR_RES1_TR E7


D3
DML
VSS_3
VSS_4
G8
J2
E7
D3
DML
VSS_3
VSS_4
G8
J2
1/16W 1% VOUT NC_1
L400

M0_DDR_RESET_N_1 1K B Q401
DMU VSS_5
VSS_6
J8
DMU VSS_5
VSS_6
J8
1% 4 5
MMBT3904(NXP) M1_DDR_RESET_N_1
E3
F7
DQL0 VSS_7
M1
M9
E3
F7
DQL0 VSS_7
M1
M9
VOUT NC_1
MMBT3904(NXP) F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
F2
F8
DQL1
DQL2
VSS_8
VSS_9
P1
P9
4 5
DQL3 VSS_10 DQL3 VSS_10
H3 T1 H3 T1

E VDDC15_M1 VDDC15_M1
H8
G2
DQL4
DQL5
VSS_11
VSS_12
T9 H8
G2
DQL4
DQL5
VSS_11
VSS_12
T9
VDDC15_M0
E H7
DQL6
H7
DQL6
R435

DQL7 DQL7
B1 B1
R437

VSSQ_1 VSSQ_1
10K

D7 B9 D7 B9
DQU0 VSSQ_2 DQU0 VSSQ_2
10K

C3 D1 C3 D1

C C C8
C2
DQU1
DQU2
VSSQ_3
VSSQ_4
D8
E2
C8
C2
DQU1
DQU2
VSSQ_3
VSSQ_4
D8
E2

KEC_DDR_RES0_TR KEC_DDR_RES1_TR A7
A2
DQU3
DQU4
VSSQ_5
VSSQ_6
E8
F9
A7
A2
DQU3
DQU4
VSSQ_5
VSSQ_6
E8
F9
DQU5 VSSQ_7 DQU5 VSSQ_7

B Q400-*1 B Q401-*1 B8
A3
DQU6 VSSQ_8
G1
G9
B8
A3
DQU6 VSSQ_8
G1
G9
C536 C541 C542
2N3904S
DQU7 VSSQ_9 DQU7 VSSQ_9
C414 C417 C535 10uF 10uF 10uF C546

1%
1/16W

10K
R445
2N3904S 10uF 10uF 10uF 25V 25V 25V 0.1uF
0.1uF

0.1uF

0.1uF

0.1uF

0.1uF

0.1uF

E 25V 25V 25V


0.1uF

0.1uF

0.1uF

E C543 16V
1%
1/16W

10K
R444

OPT 0.1uF
0 R442 16V
M2_DDR_RESET_N
C482

C492

C493

C504

C505

C506

C475

C476

C480

C
R438 NXP_DDR_RES2_TR
1K B Q402
M2_DDR_RESET_N_1 MMBT3904(NXP)

E
R439
10K

C
KEC_DDR_RES2_TR
B Q402-*1
2N3904S

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES E

SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.


FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-18
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MAIN3_DDR 4

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
COMPENSATION_DONE_1

DPC_CTRL
OLED
+3.3V_NORMAL

12V_ON Jtag I/F


C600 For Main Clock for MSD808KWD

R612 JTAG

R614 JTAG

R616 JTAG
0.1uF
JTAG

1K

1K

1K
SW600 MAIN Clock(24Mhz)
JS2235S

X-TAL_1
P600
12505WS-10A00 5pF

GND_1
JTAG
XIN_MAIN
1
C614
TRST_N0
TDI0 1 6 TDO0

R635
2
R602 R604 TDI0

24MHz
X600

1M
0 0
3
OPT OPT TDO0
TDI0_1 2 5 TDO0_1
4
TMS0

4
R603 JTAG R605
0 0

X-TAL_2

GND_2
OPT OPT 5
TCK0 5pF
3 4 XOUT_MAIN
6
SOC_RESET C615
7

JTAG
1K
R609
8 System Clock for Analog block(24Mhz)
9

10

11

IC100 IC100
LGE5331(LM15U) LGE5331(LM15U)

R636 0 T2 AG2
D0-_HDMI3 RXA0N LINE_IN_0L COMP1/AV1/DVI_L_IN R623 68 0.047uF C619 AB2 B1
R637 0 T3 AG1 2.2uF C601 RIN0M TN EPHY_TDN
D0+_HDMI3 RXA0P LINE_IN_0R COMP1/AV1/DVI_R_IN R624 33 0.047uF C620 AB1 C1
U2 AG3 2.2uF C602 SC_R
R625 68 C621 RIN0P TP EPHY_TDP
D1-_HDMI3 RXA1N LINE_IN_1L SC_L_IN 0.047uF AA3 A2
U3 AH1 2.2uF C603 33 C622 GIN0M RN EPHY_RDN
D1+_HDMI3 RXA1P LINE_IN_1R SC_R_IN R626 0.047uF AA1 B2
V2 AH2 2.2uF C604 SC_G GIN0P RP EPHY_RDP
D2-_HDMI3 RXA2N LINE_IN_2L R627 68 0.047uF C623 Y3
MHL Port V1 AH3 BIN0M
D2+_HDMI3 RXA2P LINE_IN_2R R628 33 0.047uF C624 Y2
R3 AJ2 SC_B BIN0P
CK-_HDMI3 RXACKN LINE_IN_3L C625 AA2
T1 AJ3 1000pF
SOGIN0 0 R642
CK+_HDMI3 RXACKP LINE_IN_3R W5 E5
W1 SC_ID HSYNC0 GPIO80/LED[1] I2C_SCL2
DDC_SCL_3 DDCDA_CK/GPIO42 W4 F4
W2 AK3 SC_FB VSYNC0 GPIO79/LED[0] I2C_SDA2
DDC_SDA_3 DDCDA_DA/GPIO43 LINE_OUT_0L 0 R643
V3 AL1
HDMI_HPD_3 HOTPLUGA/GPIO34 LINE_OUT_0R R629 68 0.047uF C626 AE1
R607 0 W3 AL2 RIN1M
I2C_SCL5 CEC/GPIO5 LINE_OUT_2L SCART_Lout R630 33 0.047uF C627 AD3
AL3 COMP1_Pr 68 0.047uF RIN1P
LINE_OUT_2R SCART_Rout R631 C628 AD1
N2 33 0.047uF GIN1M
D0-_HDMI2 RXB0N R632 C629 AD2
N3 AF2 COMP1_Y
HP_LOUT R633 68 0.047uF GIN1P
D0+_HDMI2 RXB0P EARPHONE_OUT_L C630 AC2
P2 AF3 BIN1M
D1-_HDMI2 RXB1N EARPHONE_OUT_R HP_ROUT R634 33 0.047uF C631 AB3
P3 COMP1_Pb BIN1P
D1+_HDMI2 RXB1P C605 1uF 1000pF C632 AC3
R2 Y6 SOGIN1
D2-_HDMI2 RXB2N ARC0 HDMI_ARC Y5
R1 HSYNC1
D2+_HDMI2 RXB2P Y4
M3 AK2 VSYNC1
CK-_HDMI2 RXBCKN AUVAG G4
N1 AK1 C606 L600 HWRESET SOC_RESET
CK+_HDMI2 RXBCKP AUVRM 1uF AC5
V5 10uF PZ1608U121-2R0TF
C609 RIN2M
DDC_SCL_2 DDCDB_CK/GPIO44 10V AB4 AU2
V6 C13 RIN2P XIN XIN_MAIN
DDC_SDA_2 DDCDB_DA/GPIO45 I2S_IN_BCK/GPIO99 TRST_N0 AB5 AT2
U4 B14 JTAG 0 R606 GIN2M XOUT XOUT_MAIN
47K

HDMI_HPD_2 +3.3V_NORMAL
JTAG
R615

HOTPLUGB/GPIO35 I2S_IN_SD/GPIO100 TCK0 AC6


R617 0 W6 B13 JTAG 1K R608 GIN2P
I2C_SDA5 CEC_1/GPIO6 I2S_IN_WS/GPIO98 AA6 K4
R610 BIN2M IRIN
AA5
G2 F16 22 BIN2P
RXC0N I2S_OUT_BCK/GPIO105 AUD_SCK AB6
G3 F15 R611 SOGIN2
RXC0P I2S_OUT_MCK/GPIO104 AC4 C5
H2 E16 22 HSYNC2 USB0_DM WIFI_DM
R618 AUD_LRCK B5
RXC1N I2S_OUT_WS/GPIO103 22
H3 D16 USB0_DP WIFI_DP
RXC1P I2S_OUT_SD/GPIO106 AUD_LRCH C4
J2 E15 R619 68 USB1_DM USB_DM2
RXC2N I2S_OUT_SD1/GPIO107 C613 0.047uF AE4 B4
J1 D15 C607 VCOM USB1_DP USB_DP2
RXC2P I2S_OUT_SD2/GPIO108 DPC_CTRL A4
F3 E14 22pF USB2_DM USB_DM1
RXCCKN I2S_OUT_SD3/GPIO109 12V_ON R620 33 C616 0.047uF AE5 B3
G1 TU_CVBS CVBS0 USB2_DP USB_DP1
RXCCKP C608 C611 R621 33 C617 0.047uF AF6 AR4
R5 AJ6 0 R644 AV1_CVBS_IN CVBS1 USB_SSTXP_1
MHL_DET_LM15 22pF 22pF R622 33 C618 0.047uF AE6 AT4
I2C_SCL4 DDCDC_CK/GPIO46 GPIO_PM14/GPIO27
R6 AH5 SC_CVBS_IN CVBS2 USB_SSTXN_1
I2C_SDA4 DDCDC_DA/GPIO47 GPIO_PM15/GPIO28 COMPENSATION_DONE_1 AU4
P4 AH4 USB_DM_PSS_1
CPU_VID1 HOTPLUGC/GPIO36 GPIO_PM16/GPIO29 /MHL_OCP AR5 AC-coupling CAP
T6 USB_DP_PSS_1
CORE_VID1 CEC_2/GPIO7 C612 AU5 Place near by MST
1000pF USB_SSRXP_1
50V AT5
K2 OPT USB_SSRXN_1
D0-_HDMI1 RXD0N JTAG AR7 C633 0.1uF
K3 USB_SSTXP_0 SSUSB_TXP
D0+_HDMI1 RXD0P R613 AT7 C634 0.1uF
L2 0 USB_SSTXN_0 SSUSB_TXN
D1-_HDMI1 RXD1N AU7
L3 TDO0_1 USB_DM_PSS_0 USB_DM3
D1+_HDMI1 RXD1P AF5 AR8
M2 DTV/MNT_V_OUT CVBSOUT1 USB_DP_PSS_0 USB_DP3
D2-_HDMI1 RXD2N AU8
M1 USB_SSRXP_0 SSUSB_RXP
D2+_HDMI1 RXD2P AT8
J3 USB_SSRXN_0 SSUSB_RXN
CK-_HDMI1 RXDCKN
K1
CK+_HDMI1 RXDCKP
T5
DDC_SCL_1 DDCDD_CK/GPIO48
T4
DDC_SDA_1 DDCDD_DA/GPIO49
U6
HDMI_HPD_1 HOTPLUGD/GPIO37
U5
JTAG CEC_3/GPIO8
R600
0 F14
TMS0 SPDIF_IN/GPIO101
G14
SPDIF_OUT SPDIF_OUT/GPIO102

JTAG
R601
0
TDI0_1

R639
100
HP_LOUT HP_LOUT_MAIN
R640

OPT C635
22K

0.01uF
OPT

R638
100
HP_ROUT HP_ROUT_MAIN
OPT
R641

C636
22K

0.01uF
OPT

Close to Main soc

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-20
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MAIN4_EXT_IN/OUTPUT 04

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
AF33
AF34

AG10
AG11
AG12
AG13
AG16
AG17
AG23
AG24
AG25
AG26
AG27
AG28
AG29
AG30
AG31
AG32
AG33
AG34
AG36

AH10
AH11
AH12
AH13
AH16
AH17
AH23
AH24
AH25
AH26
AH27
AH28
AH29
AH30
AH31
AH32
AH33
AH34

AJ10
AJ11
AJ12
AJ13
AJ14
AJ15
AJ16
AJ17
AJ18
AJ19
AJ20
AJ21
AJ22
AJ23
AJ24
AJ25
AJ26
AJ27
AJ28
AJ29
AJ30
AJ37

AK10
AK11
AK12
AK13
AK14
AK16
AK17
AK18
AK19
AK20
AK21
AK22
AK23
AK24
AK25
AK26
AK27
AK28
AK29
AK30
AK31
AK32
AK33
AK34

AL13
AL14
AL16
AL17
AL19
AL20
AL21
AL22
AL23
AL24
AL25
AL26
AL27
AL28
AL29
AL30
AL31
AL32
AL33
AL34
AL36

AM20

AN22
AN35
AN36
AN37

AP24
AP27
AP30
AP33

AT36
AU22
AU25
AU28
AU31
AU34
AG8
AG9

AH8
AH9

AJ7
AJ8
AJ9

AK7
AK8
AK9

AL8
AL9

AM3

AN3

AP7

AR1
AR3
AR6
AR9
AT1
AT3
AT6
GND_430
GND_431
GND_432
GND_433
GND_434
GND_435
GND_436
GND_437
GND_438
GND_439
GND_440
GND_441
GND_442
GND_443
GND_444
GND_445
GND_446
GND_447
GND_448
GND_449
GND_450
GND_451
GND_452
GND_453
GND_454
GND_455
GND_456
GND_457
GND_458
GND_459
GND_460
GND_461
GND_462
GND_463
GND_464
GND_465
GND_466
GND_467
GND_468
GND_469
GND_470
GND_471
GND_472
GND_473
GND_474
GND_475
GND_476
GND_477
GND_478
GND_479
GND_480
GND_481
GND_482
GND_483
GND_484
GND_485
GND_486
GND_487
GND_488
GND_489
GND_490
GND_491
GND_492
GND_493
GND_494
GND_495
GND_496
GND_497
GND_498
GND_499
GND_500
GND_501
GND_502
GND_503
GND_504
GND_505
GND_506
GND_507
GND_508
GND_509
GND_510
GND_511
GND_512
GND_513
GND_514
GND_515
GND_516
GND_517
GND_518
GND_519
GND_520
GND_521
GND_522
GND_523
GND_524
GND_525
GND_526
GND_527
GND_528
GND_529
GND_530
GND_531
GND_532
GND_533
GND_534
GND_535
GND_536
GND_537
GND_538
GND_539
GND_540
GND_541
GND_542
GND_543
GND_544
GND_545
GND_546
GND_547
GND_548
GND_549
GND_550
GND_551
GND_552
GND_553
GND_554
GND_555
GND_556
GND_557
GND_558
GND_559
GND_560
GND_561
GND_562
GND_563
GND_564
GND_565
GND_566
GND_567
GND_568
GND_569
GND_570
GND_571
GND_572
A3 W9
GND_1 GND_287
A9 W10
GND_2 GND_288
A19 W11
GND_3 GND_289
A22 W15
GND_4 GND_290
A25 W16
GND_5 GND_291
A28 W17
GND_6 GND_292
A31 W18
GND_7 GND_293
A34 W19
GND_8 GND_294
A36 W20
GND_9 GND_295
B6 W21
GND_10 GND_296
B19 W22
GND_11 GND_297
B36 W27
GND_12 GND_298
B37 W28
GND_13 GND_299
C2 W29
GND_14 GND_300
C3 W30
GND_15 GND_301
C19 W31
GND_16 GND_302
C36 Y9
GND_17 GND_303
C37 Y10
GND_18 GND_304
D10 Y11
GND_19 GND_305
D11 Y15
GND_20 GND_306
D12 Y16
GND_21 GND_307
D13 Y17
GND_22 GND_308
D14 Y18
GND_23 GND_309
D22 Y19
GND_24 GND_310
D25 Y20
GND_25 GND_311
D29 Y21
GND_26 GND_312
D32 Y22
GND_27 GND_313
D36 Y30
GND_28 GND_314
D37 Y31
GND_29 GND_315
E10 Y34
GND_30 GND_316
E11 Y37
GND_31 GND_317
E12 AA7
GND_32 GND_318
E13 AA8
GND_33 GND_319
E34 AA9
GND_34 GND_320
E35 AA10
GND_35 GND_321
E36 AA11
GND_36 GND_322
F11 AA12
GND_37 GND_323
F12 AA13
GND_38 GND_324
F13 AA14
GND_39 GND_325
F17 AA15
GND_40 GND_326
F26 AA16
GND_41 GND_327
F28 AA17
GND_42 GND_328
F29 AA18
GND_43 GND_329
F30 AA19
GND_44 GND_330
F31 AA20
GND_45 GND_331
F32 AA22
GND_46 GND_332

IC100
F33 AA23
GND_47 GND_333
G6 AA24
GND_48 GND_334
G9 AA25
GND_49 GND_335
G11 AA26
GND_50 GND_336
G12 AA30
GND_51 GND_337
G13 AA31
GND_52 GND_338
G15 AA35
GND_53 GND_339
G16 AB7
GND_54 GND_340
G17 AB8
GND_55 GND_341
G18 AB9
GND_56 GND_342

LGE5331(LM15U)
G19 AB10
GND_57 GND_343
G20 AB11
GND_58 GND_344
G21 AB12
GND_59 GND_345
G22 AB13
GND_60 GND_346
G23 AB14
GND_61 GND_347
G24 AB15
GND_62 GND_348
G25 AB16
GND_63 GND_349
G27 AB17
GND_64 GND_350
G28 AB18
GND_65 GND_351
G29 AB19
GND_66 GND_352
G30 AB20
GND_67 GND_353
G31 AB30
GND_68 GND_354
G32 AB31
GND_69 GND_355
G35 AB32
GND_70 GND_356
H8 AB33
GND_71 GND_357
H9 AB34
GND_72 GND_358
H10 AC7
GND_73 GND_359
H11 AC8
GND_74 GND_360
H12 AC9
GND_75 GND_361
H13 AC10
GND_76 GND_362
H14 AC11
GND_77 GND_363
H15 AC12
GND_78 GND_364
H16 AC13
GND_79 GND_365
H17 AC14
GND_80 GND_366
H18 AC15
GND_81 GND_367
H19 AC16
GND_82 GND_368
H20 AC17
GND_83 GND_369
H21 AC18
GND_84 GND_370
H22 AC19
GND_85 GND_371
H23 AC20
GND_86 GND_372
H24 AC31
GND_87 GND_373
H25 AC32
GND_88 GND_374
H26 AC33
GND_89 GND_375
H27 AC34
GND_90 GND_376
H28 AC35
GND_91 GND_377
H29 AD9
GND_92 GND_378
H30 AD10
GND_93 GND_379
H31 AD11
GND_94 GND_380
H32 AD12
GND_95 GND_381
J7 AD13
GND_96 GND_382
J8 AD14
GND_97 GND_383
J9 AD15
GND_98 GND_384
J10 AD16
GND_99 GND_385
J11 AD17
GND_100 GND_386
J12 AD18
GND_101 GND_387
J13 AD19
GND_102 GND_388
J14 AD20
GND_103 GND_389
J16 AD31
GND_104 GND_390
J17 AD32
GND_105 GND_391
J18 AD33
GND_106 GND_392
J19 AD34
GND_107 GND_393
J20 AE7
GND_108 GND_394
J21 AE8
GND_109 GND_395
J22 AE9
GND_110 GND_396
J23 AE10
GND_111 GND_397
J24 AE11
GND_112 GND_398
J25 AE12
GND_113 GND_399
J26 AE13
GND_114 GND_400
J27 AE14
GND_115 GND_401
J28 AE15
GND_116 GND_402
J29 AE16
GND_117 GND_403
J30 AE17
GND_118 GND_404
J31 AE18
GND_119 GND_405
K7 AE19
GND_120 GND_406
K8 AE20
GND_121 GND_407
K9 AE27
GND_122 GND_408
K10 AE28
GND_123 GND_409
K11 AE29
GND_124 GND_410
K12 AE30
GND_125 GND_411
K13 AE31
GND_126 GND_412
K14 AE32
GND_127 GND_413
K15 AE33
GND_128 GND_414
K16 AE34
GND_129 GND_415
K17 AE35
GND_130 GND_416
K18 AF7
GND_131 GND_417
K19 AF8
GND_132 GND_418
K20 AF9
GND_133 GND_419
K21 AF10
GND_134 GND_420
K22 AF11
GND_135 GND_421
K23 AF16
GND_136 GND_422
K24 AF17
GND_137 GND_423
K25 AF27
GND_138 GND_424
K26 AF28
GND_139 GND_425
K27 AF29
GND_140 GND_426
K28 AF30
GND_141 GND_427
K29 AF31
GND_142 GND_428
K30 AF32
GND_143 GND_429
GND_144
GND_145
GND_146
GND_147
GND_148
GND_149
GND_150
GND_151
GND_152
GND_153
GND_154
GND_155
GND_156
GND_157
GND_158
GND_159
GND_160
GND_161
GND_162
GND_163
GND_164
GND_165
GND_166
GND_167
GND_168
GND_169
GND_170
GND_171
GND_172
GND_173
GND_174
GND_175
GND_176
GND_177
GND_178
GND_179
GND_180
GND_181
GND_182
GND_183
GND_184
GND_185
GND_186
GND_187
GND_188
GND_189
GND_190
GND_191
GND_192
GND_193
GND_194
GND_195
GND_196
GND_197
GND_198
GND_199
GND_200
GND_201
GND_202
GND_203
GND_204
GND_205
GND_206
GND_207
GND_208
GND_209
GND_210
GND_211
GND_212
GND_213
GND_214
GND_215
GND_216
GND_217
GND_218
GND_219
GND_220
GND_221
GND_222
GND_223
GND_224
GND_225
GND_226
GND_227
GND_228
GND_229
GND_230
GND_231
GND_232
GND_233
GND_234
GND_235
GND_236
GND_237
GND_238
GND_239
GND_240
GND_241
GND_242
GND_243
GND_244
GND_245
GND_246
GND_247
GND_248
GND_249
GND_250
GND_251
GND_252
GND_253
GND_254
GND_255
GND_256
GND_257
GND_258
GND_259
GND_260
GND_261
GND_262
GND_263
GND_264
GND_265
GND_266
GND_267
GND_268
GND_269
GND_270
GND_271
GND_272
GND_273
GND_274
GND_275
GND_276
GND_277
GND_278
GND_279
GND_280
GND_281
GND_282
GND_283
GND_284
GND_285
GND_286
K31
L9
L16
L18
L19
L22
L23
L24
L25
L26
L27
L28
L29
L30
L31
L34
L37
M9
M15
M16
M17
M18
M19
M26
M27
M28
M29
M30
M31
N7
N8
N9
N15
N16
N17
N18
N19
N27
N28
N29
N30
N31
P9
P10
P11
P12
P13
P14
P15
P16
P17
P18
P19
P20
P21
P27
P28
P29
P30
P31
P34
P37
R7
R8
R9
R10
R11
R12
R13
R14
R15
R16
R17
R18
R19
R20
R21
R27
R28
R29
R30
R31
T7
T8
T9
T10
T11
T12
T15
T16
T17
T18
T19
T20
T21
T22
T23
T27
T28
T29
T30
T31
U8
U9
U10
U11
U12
U13
U14
U15
U16
U17
U20
U21
U22
U23
U24
U28
U29
U30
U31
U34
U37
V8
V9
V10
V11
V15
V16
V17
V18
V19
V20
V21
V22
V23
V24
V25
V28
V29
V30
V31
W8

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-1-21
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LM15U_GND 05

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
CI Region * Option name of this page : CI_SLOT
(because of Hong Kong)

CI SLOT
+5V_CI_ON
CI_DATA[0-7]
CI TS INPUT

CI_SLOT

CI_DATA[0-7]
+5V_NORMAL CI_SLOT AR903 33
C902
10uF CI_MDI[7]
CI_SLOT 10V CI_MDI[6] TPO_DATA[7]
R906
CI_MDI[5] TPO_DATA[6]
10K
CI_SLOT CI_MDI[4] TPO_DATA[5]
/CI_CD1 JK900
10125901-115LF TPO_DATA[4]
CI_SLOT
CI_SLOT AR902 33 TPO_DATA[3]
R912 35 1 TPO_DATA[2]
100 CI_DATA[3] CI_MDI[3]
CI_SLOT 36 2 TPO_DATA[1]
AR901 CI_DATA[4] CI_MDI[2]
33 37 3 CI_MDI[1] TPO_DATA[0]
CI_DATA[5] R916
38 4 10K TPO_DATA[0-7]
TPI_DATA[4] CI_DATA[6] CI_MDI[0]
TPI_DATA[5] 39 5
CI_DATA[7]
TPI_DATA[6] 40 6
TPI_DATA[7] 41 7 R914 47 CI_SLOT R918 33 CI_SLOT
CI_ADDR[10] /PCM_CE1 CI_MISTRT TPO_SOP
42 8 R919 33 CI_SLOT
CI_MIVAL_ERR TPO_VAL
CI_SLOT R908 10K 43 9 R920 100 CI_SLOT
CI_ADDR[11] CI_OE CI_MCLKI TPO_CLK
CI_IORD 44 10 +5V_NORMAL
CI_ADDR[9]
CI_IOWR 45 11
CI_ADDR[8]
46 12 R917
CI_ADDR[13] 10K
CI_MDI[0] 47 13
CI_ADDR[14]
CI_MDI[1] 48 14 CI_SLOT
CI_MDI[2] 49 15 CI_WE
50 16 R915 100
CI_MDI[3] CI_SLOT CAM_IREQ_N
51 17 CI_SLOT

CI_MDI[4]
GND
C901
0.1uF
52
53
18
19
C903
0.1uF
C904
0.1uF
CI HOST I/F
CI_SLOT GND CI_SLOT
CI_MDI[5] 54 20
+5V_NORMAL CI_ADDR[12]
CI_MDI[6] 55 21 CLOSE TO MSTAR
CI_ADDR[7]
R900 56 22 GND
CI_MDI[7] R909 10K CI_ADDR[6]
10K CI_SLOT CI_SLOT
57 23
CI_ADDR[5] AR906
CI_SLOT R901 47 CI_SLOT 58 24
PCM_RESET CI_ADDR[4] 33
R902 47 CI_SLOT 59 25
CAM_WAIT_N CI_ADDR[3] CI_ADDR[0] EB_ADDR[0]
CLOSE TO MSTAR 60 26
REG CI_ADDR[2] CI_ADDR[1] EB_ADDR[1]
TPI_CLK 61 27 EB_ADDR[2]
CI_ADDR[1] CI_ADDR[2]
TPI_VAL 62 28 EB_ADDR[3]
CI_ADDR[0] CI_ADDR[3]
TPI_SOP 63 29
CI_DATA[0]
CI_SLOT AR910 33 64 30
AR900 33 CI_DATA[1]
CI_SLOT 65 31
CI_DATA[2] CI_ADDR[0-14]
TPI_DATA[0] 66 32 CI_SLOT
OLED_CI_SLOT
TPI_DATA[1] 67 33 JK900-*1
AR907
10125901-015LF

TPI_DATA[2] 68 34 35 1
33
TPI_DATA[3] 36 2
37 3 CI_ADDR[4] EB_ADDR[4]
G2 69 G1 38 4

R910 39 5 CI_ADDR[5] EB_ADDR[5]


40 6
100 41 7 CI_ADDR[6] EB_ADDR[6]
/CI_CD2 42 8
43 9 CI_ADDR[7] EB_ADDR[7]
+5V_NORMAL CI_SLOT GND 44 10
45 11
46
47
12
13
CI_SLOT
CI_SLOT GND 48 14
AR908 33
C900 49 15
50 16
2pF 51 17
CI_ADDR[8] EB_ADDR[8]
R907
50V 52 18
CI_ADDR[9] EB_ADDR[9]
10K GND 53 19
54 20
CI_ADDR[10] EB_ADDR[10]
CLOSE TO MSTAR CI_SLOT
55
56
21
22
CI_ADDR[11]
57 23
EB_ADDR[11]
58 24
59 25
60 26
61 27
62 28
CI_SLOT
63 29
CI_MISTRT 64 30
AR909 33
CI_MIVAL_ERR 65 31
CI_ADDR[12] EB_ADDR[12]
66 32
67 33
68 34
CI_ADDR[13] EB_ADDR[13]
CI_MCLKI G2 69 G1 CI_ADDR[14] EB_ADDR[14]
REG CAM_REG_N

CI_SLOT
AR913 33
CI_OE EB_OE_N
CI_WE EB_WE_N
CI_IORD EB_BE_N1

CI DETECT +3.3V_NORMAL
CI_IOWR EB_BE_N0

CI_SLOT
IC900
74LVC1G32GW +3.3V_NORMAL
B 1 5 VCC
/CI_CD2
CI_SLOT
A 2
/CI_CD1 AR904 33
GND 3 4 Y R911 CI_DATA[0] EB_DATA[0]
10K CI_DATA[1] EB_DATA[1]
CI_DATA[2] EB_DATA[2]
OR_GATE_CI_TI OR_GATE_CI_TOSHIBA CI_DATA[3] EB_DATA[3]

CI_DATA[0-7]
IC900-*1 IC900-*2
SN74LVC1G32DCKR TOSHIBA ELECTRONICS KOREA CORPORATION

EB_DATA[0-7]
A VCC IN_B VCC
CI_SLOT
1 5 1 5
CAM_CD1_N AR905 33
B IN_A R913 CI_DATA[4] EB_DATA[4]
2 2
47 CI_DATA[5] EB_DATA[5]
GND Y GND OUT_Y
3 4 3 4
CI_DATA[6] EB_DATA[6]
CI_DATA[7] EB_DATA[7]

CI_DATA[0-7]

CI POWER ENABLE CONTROL EB_DATA[0-7]

IC901
+5V_NORMAL AP2151WG-7 +5V_CI_ON

IN OUT
5 1
C905 CI_SLOT
0.1uF C906
50V GND
2 1uF
CI_SLOT R923
25V
10K
R922 CI_SLOT
100 EN FLG CI_SLOT
PCM_5V_CTL 4 3

R921
10K
CI_SLOT

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-10-17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. PCMCI 9

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
RESET_IC_DIODES
Q2300-*1 MMBT3906(NXP)

+12V
IC2307-*1

PANEL_POWER Power_DET APX803D29


2N3906S-RTK

TYP 6000mA
RESET VCC
NXP_RL_ON_TR

+3.5V_ST 2 3
L2321 L2322 1
MLB-201209-0120P-N2 GND
1

OS MODULE LGE MODULE PD_20_24V_DIODES


KEC_RL_ON_TR

MLB-201209-0120P-N2 PANEL_VCC +12V


R2301 SMAW200-H28S5K[MIRROR] SMAW200-H24S5[MIRROR] +3.5V_ST R2349 +3.5V_ST IC2308-*1
1

10K 100K APX803D29


2

R2300 P2301 P2300


Q2300

RL_ON 10K C2327 C2331


3

C2330 PD_+12V PD_+3.5V RESET_IC_ROHM R2354 RESET 2 3 VCC


10uF 0.1uF 0.01uF AOS_PANEL_POWER_FET R2335 R2343 10K
IC2307
2

IC2309
+3.3V_NORMAL 25V 50V AO4447A 2.7K 0 1
25V OPT
1% 5% BD48K28G GND
3

OPT
S_1 D_4
1 8
R2314 OPT OPT POWER_DET
1K OPT S_2 D_3 VDD VOUT
R2329 C2335 C2367 C2315 2 7 3 2
10K 10uF 10uF 1uF S_3 D_2
3 6
R2359 R2360 C2350 1
R2311 100 INV_CTL 25V 25V 25V C2369 C2370 PD_+12V
PWR_ON 1 2 INV_CTL G D_1 2K 2K 0.1uF GND
L2301 4 5 10uF 0.1uF R2336
+3.5V_ST R2304100 PDIM#1 PDIM#2 R2313 100 OPT OPT 16V
UBW2012-121F PWM_DIM 3 4 PWM_DIM2 25V 25V 1.2K

PWR_DET_MERGE
3.5V GND OPT 1% C2364
5 6 R2331 0.1uF
NON_DIGITAL_POWER_B/D

R2355
C2302 3.5V 7 8 3.5V
L2317 1.8K 16V
0.1uF GND 9 10 GND UBW2012-121F C2368 PD_20_24V not to RESET
16V

0
12V 11 12 12V C 10uF ROHM_PANEL_POWER_FET
R2348
R2328
IC2309-*1 +24V at 8kV ESD
+12V 12V 12V 25V RRH140P03TB
100K
UBW2012-121F 13 14 L2307 10K B Q2321
12V GND +24V PANEL_CTL OPT S_1 D_4 C2365
15 16 UBW2012-121F 2N3904S 1 8
PD_20_24V_ROHM 0.1uF PWR_DET_SEPARATE
GND 17 18 24V C2371 KEC_PANEL_CTL_TR
C2304 L2302 E
S_2
2 7
D_3
PD_20V PD_24V IC2308 16V
24V 24V 10uF C PD_UHD_24V
0.1uF 19 20 C2319 10V R2340-*2 R2340-*1 R2340 BD48K28G
UBW2012-121F L2308 S_3
3 6
D_2
5.6K 8.2K
50V 24V 21 22 GND or 24V 0.1uF B Q2321-*1 9.1K
UBW2012-121F 1% 1% R2356
GND NC or GND 50V MMBT3904(NXP)
G
4 5
D_1 1% POWER_DET_1
23 24 VDD VOUT 0
L2303 OS MODULE NXP_PANEL_CTL_TR 3 2
L/D_CLK 25 26 GND
L/D_CLK DIGITAL_POWER_B/D E PWR_DET_SEPARATE
L/D_DI L/D_VSYNC L2315 PD_20V PD_24V 1
L/D_DI 27 25 28 PD_UHD_24V C2351
UBW2012-121F R2341-*1 R2341 0.1uF GND
R2341-*2 24V-->3.48V
1.6K 1.3K 1.5K 16V
29 OS MODULE 1% 1% 1% 20V-->3.51V
PD_20_24V
Digital Power B/D INCH 24 PIN 22 PIN L/D_VSYNC
12V-->3.58V
.

L2316 +12V ST_3.5V-->3.5V


O 40 ~ 65 NC GND
UBW2012-121F
NON_DIGITAL_POWER_B/D
X 70 ~ 79 GND 24V

C2316 C2317 C2318


10uF 10uF 10uF
16V 16V 16V

’15 UHD POWER +5.0V normal & USB


+12V

1%

R2342150K 1%
DDR +1.5V R2

R2337 16K 1%
C2347 OPT
2200pF C2349 C2352

R2339 16K
+1.5V_DDR
+24V 50V

1%
1/16W
+3.3V - eMMC 100pF 0.047uF

6.8K
R2351
L2309 POWER_ON/OFF2_3 R2344 50V 25V
PZ1608U121-2R0TF 10K

DCDC_DIODE
ZD2303
TI_TPS54327_1.5V_DDR_DCDC
C2359 C2362 C2363
+3.3V_NORMAL IC2303-*1

RSET2

RSET1
+3.3V_NORMAL 3.3V_EMMC +1.8V DVDD18_EMMC TPS54327DDAR [EP]GND 22uF 22uF 10uF

[EP]

AGND

RLIM

COMP
C2324 C2357 R1 10V 10V 10V
C2322

FB

SS
0.1uF ROHM_BD9D321_1.5V_DDR_DCDC EN
1 8
VIN L2314
10uF 82pF
3.3V_LED 3.3V_LED

120-ohm

THERMAL

1%
1/16W

51K
16V VFB VBST 50V
LD2300

R2352
2 7
IC2303

28

27

26

25

24

23

22
L2304 L2305 R2326 VREG5 SW VIN_1 LX_3
PZ1608U121-2R0TF PZ1608U121-2R0TF BD9D321EFJ [EP] 3 6 1 21 L2313
10K THERMAL 4.7uH
SS GND
4 5 VIN_2 2 29 20 LX_2
R2315

EN VIN
3.3K

C2308 C2307 1 8 C2340 C2341 C2344 VIN_3 3 19 LX_1 C2355


0.1uF
C2309
0.1uF
C2312
16V 10uF 10uF 0.1uF
IC2305
0.047uF +5V_NORMAL

THERMAL
22uF 22uF 0.1uF 50V PGND_1 BST 25V
16V 16V C2336 35V 35V 4 18
10V 10V R2320 R2321 FB BOOT SN1302001(TPS65286RHDR)

9
2 7 OPT
PGND_2 5 17 SW_IN2
R1 18K 4.7K L2312 C2360

R2350
1/16W
1% 1%

100K

100K
R2353
2.2uH PGND_3 SW_IN1

1/16W
VREG SW 6 16 1uF

5%

5%
1.0V_DCDC_TI
C2325
100pF
50V
3 6
PS064T-2R2MS
V7V 7 6A 15 NFAULT1
10V

/USB_OCD2
SS GND

25V
1uF
C2343

10

11

12

13

14
4
3A 5 C2339

9
C2332-*1 C2338 ZD2302
3300pF 22uF 22uF 2.5V
R2322 10V

MODE/SYNC

EN

SW_OUT2

SW_OUT1

SW_EN2

SW_EN1

NFAULT2
50V 22K 10V DCDC_DIODE
C2328 C2332
1% 1uF 2200pF
+1.8V - LM15U, eMMC 10V 50V
1.0V_DCDC_ROHM
Switching freq: 700K R2
& Vx1 pull-up Vout=0.6*(1+R1/R2)

/USB_OCD1
C2346

+5V_USB_1

+5V_USB_2
Vout=0.765*(1+R1/R2)=1.554V

USB_CTL1

USB_CTL2
R2338
10K
0.0068uF

POWER_ON/OFF1
50V

5.1V:R1-51K, R2-6.8K
+1.8V
+3.3V_NORMAL

IC2301
AZ1117EH-ADJTRG1

IN OUT
DCDC_DIODE

R2309
ADJ/GND
1 MAX 2.7A
D2302
1%
1/16W

75

2.5V
R2307

C2310 C2311
10uF 10uF
+1.1V or +1.15V _CPU CORE
1%
1/16W

33
R2308

10V 10V

+1.1V_VDDC_CPU
LM15 Power SEQUENCE
+12V

IC2300 L2311
L2310 BD86106EFJ 2uH
POWER_ON/OFF1(5V)
EAN62653301 [EP]
PZ1608U121-2R0TF
PGND SW_2
1 8
MAX A
+3.3V_NORMAL
THERMAL

Placed on SMD-TOP VIN SW_1


OPT OPT OPT
9

2 7
R2334
C2329 C2353 C2333 C2334 C2354 C2356 15K R1 POWER_ON/OFF2_1(3.3V)
AGND EN
3 6 0.0068uF 10uF 10uF 10uF 10uF 1%
C2320 C2321 C2323 R2324 50V 100uF
+12V 10uF 10uF 0.1uF 6.8K 10V 10V 10V 10V C2337
16V 16V 16V
OPT
FB
4
6A 5
COMP
47pF
50V
+3.3V_NORMAL

DCDC_DIODE
ZD2301
POWER_ON/OFF2_3(1.5V, 2.5V)

2.5V
L2300
PZ1608U121-2R0TF POWER_ON/OFF2_4
R2325 R2-1.13V R2-1.13V R2345
C2326 10K 13K
0.1uF R2332 R2312 1%
16V 20K 20K POWER_ON/OFF2_4(1.1V)
C2300 1% 1% R2346
10uF 43K R2
25V +3.3V_NORMAL +3.3V_NORMAL 1%
KEC_CPU_CORE_VID_FET

KEC_CPU_CORE_VID_FET

IC2302
DCDC_DIODE

TPS54427DDA [EP]GND
ZD2300

R2333 R2316
200K 200K
1% 1%
R2303
10K EN
1 8
VIN Vout=0.8*(1+R1/R2) R2327 D R2306 D
R2-1.1V
2N7002KA

2N7002KA

10K 10K
16V
THERMAL

POWER_ON/OFF2_1 0.1uF R2330 R2310


Q2302

Q2303

1% C2306 G G
VFB VBST CPU_VID0 CPU_VID1
9

2 7 S S
PS064T-2R2MS R1:15K/R2:56K, V=1.00V(CPU_VID0=L,CPU_VID1=L) Voltage drop 0.01V 0 5% 0 5%
R2302 L2306
R1 2.2uH R1:15K/R2:56K//240K, V=1.05V(CPU_VID0=H,CPU_VID1=L) Voltage drop 0.01V D D
51K VREG5 SW
3 6 Q2302-*1 Q2303-*1
C2301 R1:15K/R2:56K//240K, V=1.05V(CPU_VID0=L,CPU_VID1=H) Voltage drop 0.01V G G
2N7002K 2N7002K
100pF R1:15K/R2:56K//240K//240K, V=1.10V(CPU_VID0=H,CPU_VID1=H) Voltage drop 0.01V
50V
SS GND S S

OPT R2305
4
4A 5 C2313
22uF
10V
C2314
22uF
10V
DIODEDS_CPU_CORE_VID_FET DIODEDS_CPU_CORE_VID_FET

15K C2303 C2305


1uF 0.015uF
10V 50V
1%
Switching freq: 700K R2
Vout=0.765*(1+R1/R2)

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-15
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LM15U_PWR_1_UHD 23

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
+1.1V or +1.15V _CORE MAX 7A

R2510
100

1/16W
1%
R2512 C2506
220K
POWER_ON/OFF2_4
1/10W

1%
1/16W

430K
330pF
IC2501

R2511
5% 50V
MP8762HGLE-Z
LPBN8050T-1R0N +1.1V_VDDC
R2507 L2500
1K EN SW_2 1.0uH
1 16

DCDC_DIODE
OPT

ZD2500
FREQ SW_1
R1

2.5V
C2500 2 15 C2507 C2509
1%
1/16W

13K
R2504

C2508
0.1uF 22uF 22uF
22uF
16V 10V 10V
R2 FB IN_2 10V
3 14
R2505

1/16W1/16W

R2-1
12K

1%

SS PGND_4
4 13
C2502
R2506
12K

0.033uF
1%

R2-3 R2-2 50V AGND


5 12
PGND_3

10A
R2502

1/16W

R2508
R2518

1/16W

120K

100K PG PGND_2
120K

6 11 +12V
1%
1%

C2501 1/16W
1uF 1%
+3.3V_NORMAL +3.3V_NORMAL VCC PGND_1
7 10
KEC_CORE_DCDC_FET
KEC_CORE_DCDC_FET

1%
1/16W

30K
R2503
1%
1/16W

30K
R2519

10V
L2501
BST IN_1
8 9
D R2500 D
R2516
2N7002KA

10K
2N7002KA

10K
R2517 R2501
Q2500

G
Q2501

G CORE_VID0 C2504 C2505


CORE_VID1
S 0 5% S R2509 10uF 10uF
0 5% C2503
33 25V 25V

1/16W 0.1uF
5% 16V

D
D
G Q2500-*1
G Q2501-*1 2N7002K
2N7002K
DIODES_CORE_DCDC_FET S
DIODES_CORE_DCDC_FET Vout=0.611*(1+R1/R2)
S

R1:13K/R2:22K, V=0.95V(CORE_VID0=L,CORE_VID1=L) Voltage drop 0.02V


R1:13K/R2:22K//150K, V=1.00V(CORE_VID0=H,CORE_VID1=L) Voltage drop 0.02V
R1:13K/R2:22K//150K, V=1.00V(CORE_VID0=L,CORE_VID1=H) Voltage drop 0.02V
R1:13K/R2:22K//150K//150K, V=1.05V(CORE_VID0=H,CORE_VID1=H) Voltage drop 0.02V

+2.5V
TU_JP
TU_JP +2.5V_Normal
IC2502
R2513
TJ4220GDP-ADJ [EP]GND
POWER_ON/OFF2_3
R2514
TU_JP

TU_JP
22K

10K
C2512 1 8 R2
0.1uF
THERMAL

+3.3V_NORMAL NC_1 GND


TU_JP
R2515
9

2 7 R1
47K

EN2 ADJ/SENSE

3 6
TU_JP VOUT
VIN3
C2510
0.1uF
16V
4 2A 5
NC4 NC_2 TU_JP
ZD2501

EAN62206201 C2513
OPT

5V

10uF
10V

Vout=0.6*(1+R1/R2)

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-26
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LM15U_PWR_2_ALL 25

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Renesas MICOM

For Debug
+3.5V_ST
X3000-*1

32.768KHz
EPSON_MICOM_CRYSTAL
MICOM_DEBUG

R3016 1K
R3014 10K

MICOM_DEBUG Don’t remove R3016,


P3000
12507WS-04L
not making float P40 50V 50V
12pF 12pF
C3002 C3003 LOGO_LIGHT

MICOM_DEBUG
1

LOGO_LIGHT
MICOM_RESET
2 DAISHINKU_MICOM_CRYSTAL
MICOM_DEBUG
X3000

WIFI_EN
3

4
MICOM_RESET 32.768KHz +3.5V_ST
5
HDMI_WAUP:HDMI_INIT R3028
4.7M
MHL_DET_LM15 OPT
0 R3037
MHL_DET_LM15

10K
POWER_DET_1
R3032

10K

R3030
MICOM_RESET_SW
GND

MICOM_RESET_22OHM
SW3000
JTP-1127WEM
2 1

33

R3031
1%
1/16W

270K
OPT
C3004

P124/XT2/EXCLKS
0.47uF
0.1uF
+3.5V_ST 4 3
16V

R3029
P122/X2/EXCLK

P41/TI07/TO07
C3001

P137/INTP0

P120/ANI19
P40/TOOL0
P123/XT1
C3000

P121/X1
0.1uF MICOM_RESET_33OHM
R3029-*1 33

RESET
+3.5V_ST

REGC
VDD
VSS
R3021-*1

LCD
OLED
R3021
LM15 Power SEQUENCE

1K
10K 5%
1/16W

48
47
46
45
44
43
42
41
40
39
38
37
POWER_ON/OFF1(5V) P60/SCLA0 1 36 P140/PCLBUZ0/INTP6 RL_ON
SCART_MUTE
I2C_SCL_MICOM
P61/SDAA0 2 35 P00/TI00/TXD1 POWER_ON/OFF2_4
I2C_SDA_MICOM SCART_MUTE
P62 3 34 P01/TO00/RXD1
3D&L_DIM_EN POWER_ON/OFF2_4
POWER_ON/OFF2_1(3.3V)
P63 4 33 P130
PANEL_CTL
P31/TI03/TO03/INTP4 IC3000 P20/ANI0/AVREFP
POWER_ON/OFF2_1

WOL/WIFI_POWER_ON 5 32 KEY2
POWER_ON/OFF2_3(1.5V)
IR
P75/KR5/INTP9/SCK01/SCL01 6 R5F100GEAFB#30 31 P21/ANI1/AVREFM
KEY1
R3038
100 P74/KR4/INTP8/SI01/SDA01 7 30 P22/ANI2
HDMI_CEC_MICOM

POWER_ON/OFF2_4(1.1V) P73/KR3/SO01 8 29 P23/ANI3


MODEL1_OPT_3

POWER_ON/OFF2_3
P72/KR2/SO21 9 28 P24/ANI4
MODEL1_OPT_0
P71/KR1/SI21/SDA21 10 27 P25/ANI5
SOC_RESET EYE_SDA SIDE_HP_MUTE
P70/KR0/SCK21/SCL21 11 26 P26/ANI6
EYE_SCL MHL_EN MHL_EN
P30/INTP3/RTC1HZ/SCK11/SCL11 12 25 P27/ANI7
MODEL1_OPT_1

13
14
15
16
17
18
19
20
21
22
23
24
AR3000
3.3K
EYE_Q

+3.5V_ST

P50/INTP1/SI11/SDA11
P51/INTP2/SO11
P17/TI02/TO02
P16/TI01/TO01/INTP5
P15/PCLBUZ1/SCK20/SCL20
P14/RXD2/SI20/SDA20
P13/TXD2/SO20
P12/SO00/TXD0/TOOLTXD
P11/SI00/RXD0/TOOLRXD/SDA00
P10/SCK00/SCL00
P146
P147/ANI18
MICOM MODEL OPTION
+3.5V_ST

MICOM MODEL OPTION


10K

10K

10K
MICOM_OLED

MICOM_LOGO
OPT
R3006

R3008

R3013

0 1

MODEL_OPT_0 NON LOGO LOGO

MODEL1_OPT_0 MODEL_OPT_1 LCD OLED


MODEL1_OPT_1

MODEL1_OPT_3
MODEL_OPT_3 LM15U H15
POWER_DET

SOC_RX

AMP_MUTE

EDID_WP

URSA_RESET_MICOM

URSA_RESET_MICOM
WOL_WAKE_UP

INV_CTL
POWER_ON/OFF1

WOL_CTL

SOC_TX
LED_R
MICOM_NON_LOGO
10K

10K

10K
MICOM_LCD
R3009
R3004

R3012

For CEC

R3015
10K +3.5V_ST
MICOM_LM15U
LED_R

SOC_RESET

R3033 R3034
27K 120K
LM15U : Active high reset

G
D3000
BAT54_SUZHO
CEC_REMOTE HDMI_CEC_MICOM

S
Q3001

G
RUE003N02
Q3001-*1 ROHM_CEC_FET
SI1012CR-T1-GE3

D
VISHAY_CEC_FET
THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES
SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-26
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. MICOM 30

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
5V_HDMI_1
5V_DET_HDMI_1
R3309
1.8K
ESD_HDMI

R3312
R3302
VA3300

3.3K
1K R3337 R3305 CNPLUS_HDMI_JACK CNPLUS_HDMI_JACK CNPLUS_HDMI_JACK
JK3300-*1
33 JK3301-*1 JK3302-*1
4.7K 5501-56219 5501-56219 5501-56219
C OPT NON_HDMI_EXT_EDID
Q3300 TMDS_DATA2+
B 1K 1 TMDS_DATA2+ TMDS_DATA2+
1 1
2N3904S HDMI_HPD_1 TMDS_DATA2_SHIELD
2 TMDS_DATA2_SHIELD
2 TMDS_DATA2_SHIELD
BODY_SHIELD R3300 R3303 TMDS_DATA2- TMDS_DATA2-
2
3 3 TMDS_DATA2-
3
100K R3339 TMDS_DATA1+
4 TMDS_DATA1+ TMDS_DATA1+
E 4.7K
4 4
20 TMDS_DATA1_SHIELD
5 TMDS_DATA1_SHIELD TMDS_DATA1_SHIELD
KEC_HDMI_HPD_3_TR HDMI_EXT_EDID TMDS_DATA1-
5 5
ESD_HDMI

6 TMDS_DATA1- TMDS_DATA1-
VA3302

6
C TMDS_DATA0+
7 TMDS_DATA0+ TMDS_DATA0+
6
7
19 TMDS_DATA0_SHIELD TMDS_DATA0_SHIELD
7

HOT_PLUG_DETECT Q3300-*1 B 8 8 TMDS_DATA0_SHIELD


33 R3329 TMDS_DATA0- TMDS_DATA0-
8

18 MMBT3904(NXP) DDC_SDA_1 9 9 TMDS_DATA0-


9 5V_HDMI_3 5V_DET_HDMI_3
TMDS_CLK+
VDD[+5V] NXP_HDMI_HPD_3_TR 33 R3330 10 TMDS_CLK+
10 TMDS_CLK+
10
TMDS_CLK_SHIELD
E DDC_SCL_1 11 TMDS_CLK_SHIELD
11 TMDS_CLK_SHIELD
R3324
17 TMDS_CLK- TMDS_CLK-
11

DDC/CEC_GND 12 12 TMDS_CLK-
12
CEC CEC OPT 1.8K

ESD_HDMI
13 13 CEC
16 13

R3335
R3316

VA3308
SDA VA3304 VA3306 RESERVED
14 RESERVED RESERVED OPT

3.3K
14 14
1K R3336 R3319
ESD_HDMI ESD_HDMI SCL
15 SCL
15 SCL 33
15 SDA SDA
15
4.7K
SCL 16 16 SDA
16
DDC/CEC_GND DDC/CEC_GND
17 17 DDC/CEC_GND
14 VDD[+5V] VDD[+5V]
17

RESERVED 18 18 VDD[+5V]
18
OPT C OPT
HOT_PLUG_DETECT
CEC_REMOTE 19 HOT_PLUG_DETECT
19 HOT_PLUG_DETECT BODY_SHIELD Q3305 R3318
13 19
R3315
CEC 20 100K 2N3904S B 1K
20 20 HDMI_HPD_3
12 BODY_SHIELD BODY_SHIELD BODY_SHIELD
20
TMDS_CLK- OPT

ESD_HDMI
VA3312
D3302 E
11 RCLAMP7534P
TMDS_CLK_SHIELD 19
OPT HOT_PLUG_DETECT
10 1
CK-_HDMI1
TMDS_CLK+ 18
5
VDD[+5V]
9 CK+_HDMI1
TMDS_DATA0- 17
2 DDC/CEC_GND 33 R3333
8 DDC_SDA_3
TMDS_DATA0_SHIELD 4
16 33 R3334
D0-_HDMI1 SDA DDC_SCL_3
7
TMDS_DATA0+ 3 D0+_HDMI1 15
SCL VA3311
6 ESD_HDMI
TMDS_DATA1- 14
RESERVED VA3309
5 CEC_REMOTE ESD_HDMI
D3306
RCLAMP7534P
TMDS_DATA1_SHIELD 13
CEC
4 OPT
TMDS_DATA1+ D3303
RCLAMP7534P
12 1
CK-_HDMI3
TMDS_CLK-
3 5
TMDS_DATA2- OPT 11 CK+_HDMI3
1
D1-_HDMI1 TMDS_CLK_SHIELD
2 2
TMDS_DATA2_SHIELD 5 D1+_HDMI1 10
TMDS_CLK+ 4
1 D0-_HDMI3
TMDS_DATA2+ 2 9
TMDS_DATA0- 3 D0+_HDMI3
4
D2-_HDMI1 8
TMDS_DATA0_SHIELD
3
DAADR019A D2+_HDMI1
7
JK3301 TMDS_DATA0+
FOOSUNG_HDMI_JACK HDMI3 6
TMDS_DATA1-
D3307
RCLAMP7534P
+3.5V_ST C
5
TMDS_DATA1_SHIELD OPT
1
B Q3304-*1
D1-_HDMI3 MMBT3906(NXP)

R3326
4 NXP_MHL_TR
TMDS_DATA1+ 5 D1+_HDMI3

MHL

10K
E
5V_HDMI_2 3 2
TMDS_DATA2- MHL
5V_DET_HDMI_2 R3327 E 2N3906S-RTK
R3308 2 4
D2-_HDMI3 10K Q3304
TMDS_DATA2_SHIELD KEC_MHL_TR
1.8K 3
D2+_HDMI3
ESD_HDMI

1 B
R3304 OPT
R3310
VA3301

TMDS_DATA2+
3.3K

1K R3338 MHL C
R3307 C
33 MHL R3325
4.7K R3317 0
C B

NON_MHL
R3306 MHL_DET_LM15
Q3301 DAADR019A

R3328
1K
B 1K Q3303

R3314
NON_MHL
2N3904S HDMI_HPD_2 JK3302 MHL

10K
BODY_SHIELD VA3310 C3303 E
R3301 R3320 2N3904S
FOOSUNG_HDMI_JACK 5.6V 0.1uF
100K 300K KEC_MHL_TR

0
20 E MHL 16V
KEC_HDMI_HPD_2_TR OPT MHL Spec C
ESD_HDMI

C
VA3303

19 33 R3331
HOT_PLUG_DETECT Q3301-*1 B DDC_SDA_2 B Q3303-*1
MMBT3904(NXP) 33 R3332 MMBT3904(NXP)
18 NXP_MHL_TR
VDD[+5V] NXP_HDMI_HPD_2_TR DDC_SCL_2
E E
17
DDC/CEC_GND VA3305 VA3307
ESD_HDMI
HDMI1 with MHL
16 ESD_HDMI
SDA
15
SCL
HDMI_ARC
14
RESERVED
CEC_REMOTE
13
CEC
12
TMDS_CLK-
11
TMDS_CLK_SHIELD
D3301
RCLAMP7534P
EDID external EEPROM +5V_NORMAL
10 E
TMDS_CLK+ OPT 5V_HDMI_1
1
CK-_HDMI2
9 MMBT3904(NXP)
TMDS_DATA0- 5
CK+_HDMI2 Q3302-*1 B

A1

A2
8 2 C
TMDS_DATA0_SHIELD MMBD6100
NXP_HDMI_EXT_EDID_TR D3309
7 4
D0-_HDMI2
TMDS_DATA0+

C
6
3 D0+_HDMI2
TMDS_DATA1- E
KEC_HDMI_EXT_EDID_TR
ATMEL_HDMI_EXT_EDID
5 2N3904S
TMDS_DATA1_SHIELD ROHM_HDMI_EXT_EDID EDID_WP
4
IC3301 Q3302 B IC3301-*1
TMDS_DATA1+ BR24G02FJ-3GTE2 C AT24C02C-SSHM-T
D3300
3 RCLAMP7534P
TMDS_DATA2-
2 OPT
1 A0 VCC HDMI_EXT_EDID A0 VCC
TMDS_DATA2_SHIELD D1-_HDMI2 1 8 1 8
1 5 D1+_HDMI2
TMDS_DATA2+ R3323
A1 WP AR3305 A1 WP
2
2 7 4.7K 1/16W 2 7
4
47K
D2-_HDMI2
DAADR019A
3 A2 SCL A2 SCL
JK3300 D2+_HDMI2 3 6 3 6
FOOSUNG_HDMI_JACK
HDMI2 with ARC GND SDA GND SDA
4 5 4 5

R3321
22
DDC_SCL_1
HDMI_EXT_EDID
R3322
22
DDC_SDA_1
HDMI_EXT_EDID

MHL
Current Limit 5V_HDMI_3
MHL
L3301
IC3300 BLM31PG500SN1
5V_MHL TPS2553DBV 50-ohm DDC pull-up

IN OUT D3304
ESD_5V_HDMI_3

1 6
5V_HDMI_2 5V_HDMI_3
C3301 ZD3300 MHL 30V MHL +5V_NORMAL +3.5V_ST
MHL
VA3313

0.1uF 5V OPT C3302


GND ILIM MHL 1% R3313 +5V_NORMAL
16V OPT 2 5
+5V_NORMAL 10uF
5V_MHL 100K 10V

A1

A2
20K
A1

A2

A1

A2

R3311 MHL
MHL
EN FAULT MMBD6100
MHL_DET_LM15 3 4 MMBD6100 MMBD6100
L3300 D3305 D3310
/MHL_OCP D3308

C
PZ1608U121-2R0TF
C

MHL MHL
C3300
AR3302

0.1uF
AR3304
1/16W

/MHL_OCP
1/16W

16V
47K

47K

DDC_SDA_2
DDC_SDA_3
DDC_SCL_2
DDC_SCL_3

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-04
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. HDMI 10

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
AV/COMPONENT REAR MOLD_B/C_ESD
R3832-*1
3.3
Place JACK Side 1/10W
5%
1608 sizs For EMI/ESD
NON_MOLD_B/C_ESD
0 R3832 SIGN380008
AV1_CVBS_IN
R3830

R3808
C3822 0
C3805 C3806

1/4W
VA3806 150pF 27pF 100pF C3811 COMP1_Y

75

1%
5.5V OPT 50V 50V 47pF R3831
50V 0
OPT OPT

+3.3V_NORMAL

PPJ245N2-01

SPDIF OUT RS232C JK3802


R3807
[ GN/YL]E-LUG
6A 10K
MOLD_B/C_ESD
R3803
JK3801 1K R3811-*1 1608 sizs For EMI/ESD
+3.3V_NORMAL PEJ034-01 5A
[GN/YL]O-SPRING AV1_CVBS_DET 3.3
1608 sizs For EMI/ESD
E_SPRING 3 1/10W NON_MOLD_B/C_ESD
4A
[GN/YL]CONTACT
GND
RIN1 TP3800 VA3803 5%
0 R3811
5.6V COMP1_Pb
1

Fiber Optic

JST1223-001

5B [BL]O-SPRING SIGN380006 +3.3V_NORMAL


JK3800

DOUT1 C3810 C3812


VCC TP3801 R3816 C3815
27pF 27pF
2

7C [RD1]E-LUG-S VA3804 75 10pF


50V 50V
5.5V R3810 OPT OPT 50V
1%
VINPUT R_SPRING 4 10K MOLD_B/C_ESD
5C
SPDIF_OUT DOUT1 [RD1]O-SPRING
3

R3809-*1
4

C3800 VA3807 C3818 T_SPRING 5 VA3805 R3802 3.3


4C
18pF 5.5V 0.1uF RIN1 [RD1]CONTACT 1K
FIX_POLE

5.5V 1/10W NON_MOLD_B/C_ESD


50V 16V COMP1_DET 1608 sizs For EMI/ESD
OPT B_TERMINAL2 7B 5% 0 R3809
5D [WH]O-SPRING COMP1_Pr
VA3800
5.6V
T_TERMINAL2 6B C3809
4E [RD2]CONTACT C3813 R3817 C3814
R3800 27pF
VA3801 27pF 75 10pF
5.6V 470K 50V 50V 50V
5E FOR EMI 1%
[RD2]O-SPRING OPT OPT

6E [RD2]E-LUG
1608 sizs For EMI
R3812
R3805 10K
COMP1/AV1/DVI_L_IN
VA3802 R3801 0
5.6V 470K
C3801 C3803 C3807 R3814
560pF 100pF 1000pF 12K
50V
50V 50V OPT
OPT OPT

1608 sizs For EMI


R3813
R3806 10K
COMP1/AV1/DVI_R_IN
0

C3802 C3804 C3808 R3815


560pF 100pF 1000pF 12K
50V
50V 50V OPT
OPT OPT

HP OUT

JK3803
PEJ034-01

E_SPRING 3

L3801 R3818
PZ1608U121-2R0TF 150
HP_LOUT_AMP 1/10W
C3817 5% +3.3V_NORMAL
0.22uF R_SPRING 4
25V
R3823
T_SPRING 5
10K
R3822
100 B_TERMINAL2 7B
HP_DET
1/16W
5% T_TERMINAL2 6B
L3800 R3819
PZ1608U121-2R0TF 150

HP_ROUT_AMP 1/10W
C3816 5%
0.22uF VA3808
25V 5.6V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-22
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. JACK_COMMON_H 38

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
WIFI POWER ENABLE CONTROL

+3.5V_ST +3.5V_WIFI
IC4100
AP2191WG-7

IN OUT
5 1
C4100 R4119
0.1uF GND 10K
2
OPT
WIFI_EN R4101 33 EN FLG
4 3

R4100 C4113
10K 0.1uF
OPT 16V

P4100
SMAW200-H18S5 +3.5V_WIFI

C4110
C4108 22uF
GND 1 2 +3.5V_WOL
0.1uF 10V

R4111 R4113
M_RFModule_RESET
100 BT_RESET 3 4 USB_DM 0
WIFI_DM

RCLAMP0502BA
C4103 R4114
0.1uF NC 5 6 USB_DP 0
Place Near Wafer WIFI_DP
R4112 +3.5V_ST
WOL GND

D4100
WOL/WIFI_POWER_ON
100
7 8 C4107
5pF
C4109
5pF
AR4101
100 C4104
0.1uF
SDA 9 10 GND 50V 50V
R4115 R4116
EYE_SDA 10K 10K

EYE_SCL
SCL 11 12 KEY1 1% 1%
AR4102
100
+3.5V_ST
R4110 GND 13 14 KEY2 KEY1
10K KEY2
5%
IR 15 16 +3.5V_ST +3.5V_ST
IR
C4105 C4111 C4112
LOGO_LIGHT
0 R4108
100pF LED_R 17 18 GND C4106
1000pF
0.1uF 0.1uF
50V 50V OPT OPT
LOGO_LIGHT_WAFER
LED_R WIFI_EMI
R4109
1.8K
LED_R

OPT 19

GND
C4102
0.1uF
16V
IR

+3.5V_ST

IC4101
AO-R123C7G-LG
R4103

1/16W

R4105

1/10W
IR_PROTO

IR_PROTO

IR_PROTO
330

5%

47

5%

GND
G

VS
V

O
OUT
SMD bottom -> Page 135

LOGO_LIGHT
AR4100
Place Near Micom 33
1/16W

LOGO_LIGHT_WAFER

LOGO_LIGHT C
B
LOGO_LIGHT
LOGO_LIGHT

1K Q4100
LOGO_LIGHT

R4104
R4102

C4101 MMBT3904(NXP) E
LOGO_LIGHT
10K

0.1uF
16V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-25
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. IR/KEY 41

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
+5V_USB FOR USB3->USB1

+5V_USB_1
USB1->USB3
OCP USB3->USB1 MAX 1.0A
USB_DM/DP_2.2ohm
R4300-*1
2.2

USB_DM/DP_2.2ohm
R4301-*1
2.2

JK4302
3AU04S-305-ZC-(LG)
+5V_USB_3 USB_DM/DP_0ohm

USB DOWN STREAM


+3.3V_NORMAL R4300
+5V_NORMAL 0

2
USB_DM1
IC4300 USB_DM/DP_0ohm
BD2242G R4301
0

3
USB_DP1
R4305 VIN VOUT
4.7K 1 6 C4322 C4323

D4301

RCLAMP0502BA
D4302

4
22uF

5V
10uF
C4300 GND ILIM 10V
10V

5
0.1uF 2 5
16V
14K
R4306
1%

EN OC
/USB_OCD3 3 4

USB_CTL3

R4304
10K

+5V_USB_2
USB2
USB_DM/DP_2.2ohm
R4302-*1
2.2
MAX 1.0A
USB_DM/DP_2.2ohm
R4303-*1
2.2

JK4300
3AU04S-305-ZC-(LG)
USB_DM/DP_0ohm

USB DOWN STREAM


R4302
0

2
USB_DM2
USB_DM/DP_0ohm
R4303

RCLAMP0502BA
0

3
USB_DP2

D4300
C4310

4
C4311

D4303
5V
10uF 22uF

5
10V 10V

+5V_USB_3

USB3->USB1 (3.0)
MAX 1.2A
ZD4302
C4312 C4313 5V
22uF 10uF JK4301
10V 10V SJ113262

USB3.0_TVS
VBUS
D4304 1

RCLAMP0544T.TCT D-
2
USB_DM3 6.5VTO11.0V
1 8 D+
USB_DP3 3
2 7
GND
4
3 6
STDA_SSRX-
SSUSB_RXP 4 5 5

STDA_SSRX+
6
SSUSB_RXN 9
GND_DRAIN
7

USB3.0_TVS STDA_SSTX-
8

D4305 STDA_SSTX+
RCLAMP0544T.TCT 9

6.5VTO11.0V 10
1 8
SHIELD
2 7
3 6
SSUSB_TXP
4 5
SSUSB_TXN

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-10
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. USB3_HUB 43

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
+3.3V_NORMAL

EU/AV2
CLOSE TO JUNCTION
R4601
10K
EU
R4602
100
SC_DET
EU/AV2 AV2
VA4601 C4604 R4630
0.1uF 100
5.6V AV2_CVBS_DET
EU/AV2

SC_CVBS_IN
Full Scart
EU/AV2
OPT
1%
1/4W

75
R4607
VA4609
C4605
5.5V 47pF
EU/AV2 50V
EU
EU R4615
AV_DET 0
22
COM_GND VA4610 DTV/MNT_V_OUT
21 5.5V
SYNC_IN EU EU EU OPT
R4618

75 C4606 C4607
AV2

20
SYNC_OUT R4604 68pF 68pF
0

19 50V 50V
AV2 SYNC_GND2
18 R4629
JK4601
SYNC_GND1 0 EU
PPJ231-01 R4614
17 EU 22
RGB_IO
4 SC_FB
16
R_OUT VA4602
15 5.6V
5
RGB_GND EU EU
14 R4610
7 R_GND 75
13
D2B_OUT
8
12 VA4603 SC_R
G_OUT
5.5V EU
6 11 EU
D2B_IN R4608
75
10
G_GND
9
ID
8 VA4604 SC_G
B_OUT
5.5V EU
7
AUDIO_L_IN R4611
EU 75
6
B_GND
5
AUDIO_GND
4
AUDIO_L_OUT VA4605 SC_B
3 5.5V EU
AUDIO_R_IN EU R4609
2 75
AUDIO_R_OUT
1
VA4600 EU
20V R4616
SIGN460006 15K
PSC008-01 EU SC_ID
JK4600 EU/AV2
R4605
10K R4617
SC_L_IN 3.9K

VA4611 R4612
5.6V EU/AV2 12K
R4600 EU/AV2
EU/AV2 470K

EU/AV2
R4606
10K
SC_R_IN
VA4606
5.6V
R4613
EU/AV2 EU/AV2 12K
R4603 EU/AV2
470K
EU
BLM18PG121SN1D
L4600
DTV/MNT_L_OUT
VA4607 EU EU
5.6V C4600 C4602
EU 1000pF 4700pF
50V
EU
BLM18PG121SN1D
L4601
DTV/MNT_R_OUT
VA4608
EU EU
5.6V C4603
EU C4601 4700pF
1000pF
50V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-05
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. SCART JACK_H 46
SCART_JACK_H

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Ethernet Block

C5000 C5001
0.1uF 0.01uF
16V 50V

NEW_LAN_JACK_ESD OLD_LAN_JACK
JK5000-*1 JK5000
BS-RV30330 RJ45VT-01SN002

1 1
1 1
EPHY_TDP

2 2
2 2

3 3
3 3
EPHY_TDN

4 4
4 4
EPHY_RDP

5 5
5 5

6 6
6 6
EPHY_RDN

7 7
7 7
VA5000 VA5001 VA5002 VA5003
8 8 5.5V 5.5V 5.5V 5.5V
8 8

9 9

9 9

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-15
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LAN_H 50

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
AUDIO AMP(NTP7515) SM-6045-100
GET_AMP_COIL
L5802-*1
10.0uH

+3.3V_NORMAL
R5805
AMP_RESET_N 100
TAIYO_AMP_COIL
NRS6045T100MMGK
1/16W
+24V +24V_AMP L5802
L5801 R5806 C5806
1000pF 10.0uH
PZ1608U121-2R0TF 4.7K
L5800 50V SPK_L+
UBW2012-121F

50V
AUD_SCK
+24V_AMP

22000pF

R5807

1/10W
C5807

3.3
R5811

5%
C5821
C5805 0.1uF 4.7K
50V

[EP]GND
0.1uF C5813
C5809 390pF

VDD_IO
GND_IO

PGND1A

PVDD1A
PVDD1B
16V 10uF 50V

CLK_I

RESET
BST1A

OUT1A
35V
C5819
0.47uF
50V

AD
C5814
390pF
50V C5822 R5812

R5808

1/10W
TAIYO_AMP_COIL
0.1uF SPEAKER_L

3.3
50V 4.7K

5%
NRS6045T100MMGK

40
39
38
37
36
35
34
33
32
31
L5805
NC_1 1 30 OUT1B 10.0uH
SPK_L-

VDD_PLL 2 29 PGND1B C5811


THERMAL 22000pF SM-6045-100
NC_2 3 41 28 BST1B 50V GET_AMP_COIL
C5800
1uF L5805-*1
10V GND 4 27 VDR1 10.0uH

NC_3 5 IC5800 26 NC_5


C5801
1uF
10V
DVDD 6 NTP7515 25 AGND

AUD_LRCH
SDATA 7 24 VDR2
WCK 0x54 BST2A
C5817
1uF
C5818
1uF SM-6045-100
AUD_LRCK 8 23 10V 10V GET_AMP_COIL

NC_4 9 22 PGND2A C5812 L5803-*1


10.0uH
22000pF
AR5800
100 SDA 10 21 OUT2A 50V

I2C_SDA4
11
12
13
14
15
16
17
18
19
20
I2C_SCL4
TAIYO_AMP_COIL
NRS6045T100MMGK
C5802 C5804
33pF 33pF L5803
50V 50V 10.0uH
SCL
FAULT
MONITOR_0
MONITOR_1
MONITOR_2
BST2B
PGND2B
OUT2B
PVDD2B
PVDD2A

SPK_R+

+3.3V_NORMAL

R5809

1/10W
+24V_AMP

3.3

5%
C5823 R5813
R5801 0.1uF 4.7K
10K C5815 C5820 50V
390pF 0.47uF
R5804 C5810 50V
C5816
50V
SPEAKER_R
C 100 10uF 390pF
35V 50V
R5800 C5803 TAIYO_AMP_COIL C5824 R5814

R5810

1/10W
B Q5800 C5808 NRS6045T100MMGK
AMP_MUTE 1000pF 0.1uF 4.7K

3.3
2N3904S 50V

5%
10K 22000pF L5804 50V
E KEC_AMP_MUTE_TR
WOOFER_MUTE

50V 10.0uH
I2S_AMP

SPK_R-

SM-6045-100
GET_AMP_COIL
L5804-*1
C 10.0uH 4P Box type
B WAFER-ANGLE
Q5800-*1
MMBT3904(NXP)
NXP_AMP_MUTE_TR
E
TP5801 WOOFER_MUTE SPK_L+
4
TP5802 I2S_AMP
SPK_L-
3

SPK_R+
2

SPK_R-
1

P5800

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-10-17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
STM_AMP 58
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
+12V

EU
L6000

IC6000
AUD_OUT >> EU/CHINA_HOTEL_OPT AZ4580MTR-E1 EU
C6004
EU 0.1uF
EU
C6000 50V
DTV/MNT_L_OUT
R6000 OUT1
1 8 VCC
EU
[SCART AUDIO MUTE]
10uF 2.2K EU
OPT OPT EU R6011 C6008
C6002 R6002 R6004 33K IN1- 7 OUT2 SIGN600013 2.2K
2 DTV/MNT_R_OUT DTV/MNT_L_OUT
6800pF 470K
C6003 33pF 10uF

EU IN1+ EU 6 IN2- R6008


EU
33K
OPT
R6010
OPT
3 C6007
470K EU
C6005 33pF 6800pF C
R6013
VEE 5 IN2+
EU Q6000 B 1K
4
MMBT3904(NXP) EU_SCART_MUTE_ISAHAYA
SCART_AMP_L_FB
E EU Q6002
RT1P141C-T112
R6007

1/16W

E
100K

EU SCART_AMP_R_FB SCART_MUTE
OPT

5%

EU
R6012

1/16W

R6006 R6020
100K

5.6K 0
OPT

B
SCART_Lout
5%

EU
1/16W EU
R6009

1/16W

R6021 R6016
100K

330pF 220K 5% DTV/MNT_R_OUT PDTA114ET


OPT

C6009 R6005 0 5.6K


5%

Q6002-*1
EU EU SCART_Rout

E
EU
R6015

1/16W

1/16W
100K

5% EU EU C
OPT

R6017 C6012 R6014


5%

220K 330pF Q6001 B 1K

B
MMBT3904(NXP)
EU_SCART_MUTE_NXP
CLOSE TO MSTAR E EU

CLOSE TO MSTAR

Near Place Scart AMP


EU
R6019
0 EU
SCART_AMP_R_FB
1/16W 10K
5% R6003
EU
R6018
0 EU
SCART_AMP_L_FB
1/16W 10K
5% R6001

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS UF71/7500 2014-05-19
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. SCART AMP 17

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
EARPHONE AMP

IC6100
TPA6138A2

+INR +INL
C6104 1 14 C6109
C6100 18pF 18pF C6101
1uF R6100 R6106 R6104 R6101 1uF
10V 10K 43K -INR -INL 43K 10K 10V
2 13
HP_ROUT_MAIN HP_LOUT_MAIN
R6103

R6102

R6108
R6107

1% C6108 C6106 1%
43K

43K

OPT
10pF
OPT

1%

1%
OUTR OUTL 10pF
50V 3 12

0
50V
0

HP_LOUT_AMP
HP_ROUT_AMP
+3.3V_NORMAL GND_1 UVP
4 11

MUTE GND_2 +3.3V_NORMAL


4.7K 5 10
R6105

SIDE_HP_MUTE VSS VDD


6 9

C6105 C6107
C6102 CN CP 1uF 0.1uF
1uF 7 8
10V 16V
10V

C6103
1uF
10V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-22
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
HP_AMP 61
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
B-CAS (SMART CARD) INTERFACE

+3.3V_NORMAL INT CMDVCC : STATUS


+3.3V_NORMAL ---------------------------------
HIGH HIGH CARD PRESENT
LOW HIGH CARD not PRESENT
SIGN630005
IC6300
TDA8024TT
2.7K

2.7K
R6301

R6303

R6305
JAPAN

JAPAN

CLKDIV1 CLKDIV2 : F_CRD_CLK


OPT

-----------------------------
1 0 CLKIN CLKDIV1 AUX2UC
1 28

JAPAN

JAPAN

JAPAN
R6317

R6318

R6315

R6319

R6316
OPT

OPT
1.2K

1.2K

1.2K

1.2K

1.2K
CLKDIV2 AUX1UC
2 27

R6300 33 5V/3V I/OUC


SMARTCARD_PWR_SEL TPO_DATA[1] 3 26
2.7K

JAPAN
R6302

R6304

R6306
JAPAN
OPT

OPT

PGND XTAL2
+5V_NORMAL 4 25

R6307 33 JAPAN
S2 XTAL1 TPO_DATA[6] SMARTCARD_DATA
JAPAN 5 24 R6308 33 JAPAN
TPO_DATA[5] SMARTCARD_CLK
L6300 R6309 33 JAPAN
TPO_DATA[3] SMARTCARD_DET
BLM18PG121SN1D VDDP OFF R6310 33 JAPAN
JAPAN 6 23 TPO_DATA[4] SMARTCARD_RST
JAPAN
C6301 C6303
10uF 0.1uF S1 GND JAPAN
10V 16V 7 22 R6311 33 TPO_DATA[2] SMARTCARD_VCC
L6301 JAPAN

+3.3V_NORMAL
JAPAN
VUP VDD BLM18PG121SN1D
8 21
JAPAN
JAPAN JAPAN
C6302 PRES RSTIN C6305 C6306
0.1uF 9 20 0.1uF 0.1uF
16V 16V 16V
B-CAS SLOT
PRES CMDVCC
10 19
P6300
I/O PORADJ 10057542-1311FLF(B CAS Slot)
11 18

AUX2 VCC JAPAN VCC


12 17 C1
C6307
0.33uF
AUX1 RST 16V RST
13 16 C2

CGND CLK Place CLK C3 far from C2,C7,C4 and C8 CLK


14 15 C3

JAPAN
C6304 RESERVED_1
0.1uF C4
16V
GND
C5

VPP JAPAN
C6
JAPAN
R6313
75 I/O
C7
75 ohm in I/O is for short circuit Protection
RESERVED
C8

SW1
S1
+3.3V_NORMAL
JAPAN
JAPAN

10K
R6312

R6314
1K SW2
S2

ZD6300 ZD6301
JAPAN

JAPAN

5V 5V

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS JAPAN B-CAS 2011.04.17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. 63

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
FE_DEMOD1_TS_ERROR

FE_DEMOD2_TS_ERROR

FE_DEMOD3_TS_CLK
1. should be guarded by ground FE_DEMOD3_TS_SYNC
2. No via on both of them FE_DEMOD3_TS_VAL
3. Signal Width >= 12mils FE_DEMOD3_TS_ERROR
close to Tuner Signal to Signal Width = 12mils FE_DEMOD3_TS_DATA
+3.3V_TUNER Ground Width >= 24mils

L6500
PZ1608U121-2R0TF close to TUNER
1 +3.3V_LNA_TU C6501
0.1uF TU_K/M/W_TW/BR/CO R6507 1K
TU_K/M/W_TW/BR/CO TU_K/M/W_TW/BR/CO
2 RF_SWITCH_CTL_TU RF_SWITCH_CTL
C6504 R6503
0.1uF 10K

TU_ALL_IntDemod
R6506 1K
3 IF_AGC_TU IF_AGC
C6502 close to Tuner TU_ALL_IntDemod
0.1uF
16V TU_W_BR/TW
TU_ALL AR6500-*1
AR6500
33 200
1/16W +3.3V_NORMAL

PZ1608U121-2R0TF
4 I2C_SCL5_TU I2C_SCL5
C6505
I2C_SDA5 +3.3V_TUNER
47pF

L6504
5 50V
I2C_SDA5_TU +3.3V_TUNER 1608 perallel
C6503 OPT
because of derating
47pF
50V
OPT TU_ALL_2178B TU_SIF
TU_ALL_2178B TU_ALL_2178B
R6513 0 R6516 R6517
R6504 200 200
10
6 IF_P_TU
TU_ALL_IntDemod C6519 IF_P C6517 C6508
33pF L6502 TU_CVBS 22uF 0.1uF
should be guarded by ground,Match GND VIA R6505 OPT 10V 16V
10 TU_H/M_EU/BR/TW/CO/KR E
7 IF_N_TU C6520 IF_N
TU_ALL_IntDemod 33pF KEC_TU_ALL_2178B_TR
TU_H/M_EU/BR/TW/CO/KR B Q6502
2N3906S-RTK
8 TU_SIF_TU C
E
TU_M_KR/EU // W_ALL
9 TU_CVBS_TU NXP_TU_ALL_2178B_TR
L6501 +3.3V_TUNER B Q6502-*1
Global F/E Option Name PZ1608U121-2R0TF MMBT3906(NXP)
1. TU C
10
2. Tuner Name = TDJ’H’,TDj’M’... C6510
3. Country Name = KR,US,BR,EU ... 0.1uF
11 +3.3V_TU
TU_M_KR/EU // W_ALL
T2 : Max 1.7A
Example of Option name else : Max 0.7A
12 FE_DEMOD1_TS_ERROR close to Tuner
TU_ALL_IntDemod = All Tuner type for Internal demod
TU_M/W = apply TDSM&TDSW Type Tuner FE_DEMOD1_TS_ERROR

TU_M/W_1.2V
14 FE_DEMOD1_TS_CLK FE_DEMOD1_TS_CLK TU_M/W Demod_Core

R6519-*1 R6521-*1
IC6500

TU_M/W_1.1V TU_M/W_1.1V
14’ Tuner Type for Global
15 AP2132MP-2.5TRG1
[EP]
TDJ’H’-G101D : Half NIM for EU,AJJA FE_DEMOD1_TS_SYNC FE_DEMOD1_TS_SYNC

18K
10K
R6521
TDJ’H’-H101F : Half NIM for US, KR
TDJ’K’-T101F : Half NIM for TW FE_DEMOD1_TS_VAL FE_DEMOD1_TS_VAL TU_M/W PG GND R2
16 1 8
TDJ’M’-C301D,F : FULL NIM for China

THERMAL
+3.3V_NORMAL C6516

10.5K
R6519
TU_M/W_1.2V
TDJ’M’-B101F : Brazil NIM with Isolater Type 0.1uF

16K
EN ADJ

9
17 FE_DEMOD1_TS_DATA[0] 2 7
TDJ’M’-K101F : colombia NIM R1

R6500

TU_M/W
10K
TDJ’M’-G101D,G105D,G151D : EU Combo&Full NIM VIN VOUT
18 FE_DEMOD1_TS_DATA[1] FE_DEMOD1_TS_DATA[0-7]
TDJ’M’-H101F,H151F : Korea PIP tuner 3 6
TDJ’W’-A151D : AJJA T2 PIP FE_DEMOD1_TS_DATA[0]
19 FE_DEMOD1_TS_DATA[2] FE_DEMOD1_TS_DATA[1] +5V_NORMAL
VCTRL
4 2A 5
NC

FE_DEMOD1_TS_DATA[2] TU_M/W TU_M/W


FE_DEMOD1_TS_DATA[3]
20 FE_DEMOD1_TS_DATA[3] C6500 C6518
0.1uF 10uF
FE_DEMOD1_TS_DATA[4] 16V 10V
FE_DEMOD1_TS_DATA[4] TU_M/W
21 FE_DEMOD1_TS_DATA[5]
C6515
FE_DEMOD1_TS_DATA[6] 1uF
FE_DEMOD1_TS_DATA[5] FE_DEMOD1_TS_DATA[7] 25V
22

23 FE_DEMOD1_TS_DATA[6]
Vout=0.6*(1+R1/R2)
24 FE_DEMOD1_TS_DATA[7]
TU_M/W
R6501
TU_M/W 100 /TU_RESET1 +3.3V_TUNER
25 /TU_RESET1_TU
C6507
TU_M/W
L6503
16V PZ1608U121-2R0TF
0.1uF
26 +3.3V_DEMOD_TU
C6511 TU_M/W
0.1uF
27 I2C_SCL2_TU TU_M/W TU_K/M/W_NON_JP 0 R6502
L6505 AR6501 FE_DEMOD1_TS_CLK_1 FE_DEMOD1_TS_CLK
33 TU_M/W TU_K/M/W_NON_JP 0 R6511
PZ1608U121-2R0TF OPT FE_DEMOD1_TS_SYNC_1 FE_DEMOD1_TS_SYNC
Demod_Core TU_K/M/W_NON_JP 0 R6512
28 D_Demod_Core
C6513 I2C_SCL2 FE_DEMOD1_TS_VAL_1 FE_DEMOD1_TS_VAL
TU_M/W 18pF I2C_SDA2 TU_K/M/W_NON_JP 0 R6514
C6506 50V FE_DEMOD1_TS_DATA0_1 FE_DEMOD1_TS_DATA[0]
0.1uF OPT
29 LNB_TX LNB_TX
C6512
18pF
50V
30 I2C_SDA2_TU

31 LNB_OUT LNB_OUT TU_JP 0 R6515


FE_DEMOD2_TS_CLK TU_JP 0 R6518
FE_DEMOD2_TS_SYNC TU_JP 0 R6520
34 FE_DEMOD2_TS_ERROR FE_DEMOD2_TS_ERROR FE_DEMOD2_TS_VAL
TU_JP 0 R6522
FE_DEMOD2_TS_DATA

36 FE_DEMOD2_TS_SYNC FE_DEMOD2_TS_SYNC

37 FE_DEMOD2_TS_CLK FE_DEMOD2_TS_CLK
L6506 +2.5V_Normal
BLM18PG121SN1D Close to Tuner
38 +2.5V_DEMOD
C6509 TU_JP
0.1uF
39 FE_DEMOD2_TS_VAL FE_DEMOD2_TS_VAL
TU_JP

40 FE_DEMOD2_TS_DATA FE_DEMOD2_TS_DATA

R6527
100 /TU_RESET2
45 /TU_RESET2_TU
C6514 TU_JP
16V
0.1uF
TU_JP

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-10-17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. TU_CIRCUIT 18

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
TU_H_US
TU_H_BR TU_H_T2_KR TU_M_EU TU_W_JP
TU6705 TU6701 TU6704 TU6702 TU6703
TDJH-H301F TDJK-T301F TDJM-H401F TDJM-G301D TDJW-J202F

+3.3V +3.3V +3.3V +3.3V B1[+3.3V]


1 1 1 1 1 +3.3V_LNA_TU 1
NC_1 NC NC_1 NC_1 NC_1
2 2 2 2 2 RF_SWITCH_CTL_TU 2
DIF_AGC DIF_AGC NC_2 AIF_AGC NC_2
3 3 3 3 3 IF_AGC_TU 3
SCL_RF SCL_RF SCL_RF SCL_RF SCL_RF
4 4 4 4 4 I2C_SCL5_TU 4
SDA_RF SDA_RF SDA_RF SDA_RF SDA_RF
5 5 5 5 5 I2C_SDA5_TU 5
DIF[P] DIF[P] NC_3 AIF[P] NC_3
6 6 6 6 6 IF_P_TU 6
DIF[N] DIF[N] NC_4 AIF[N] NC_4
7 7 7 7 7 IF_N_TU 7
SIF SIF SIF SIF NC_5
8 8 8 8 8 TU_SIF_TU 8
TDJH-G301D CVBS CVBS CVBS CVBS NC_6
9 9 9 9 9 TU_CVBS_TU 9
TU6705-*1
TDJH-G301D NC_5 NC_2 NC_7
10 10 10 10
A1 B1 A1 B1 +3.3V_RF +3.3V_RF B2[+3.3V]
1
+3.3V A1 B1 A1 B1 11 11 11 +3.3V_TU 11

2
NC_1 47 47 ERROR ERROR NC_8
12 12 12 FE_DEMOD1_TS_ERROR 12
TU_GND_B

TU_GND_B
IF_AGC
TU_GND_A

TU_GND_A

3
GND_1 GND_1 GND_1
4
SCL_RF SHIELD SHIELD 13 13 13 13

5
SDA_RF MCLK MCLK
14 14 FE_DEMOD1_TS_CLK_1 14
IF[P]
6
SYNC SYNC
7
IF[N] 15 15 FE_DEMOD1_TS_SYNC_1

8
SIF VAILD VALID
16 16 FE_DEMOD1_TS_VAL_1 16
CVBS
9
D0 D0
17 17 FE_DEMOD1_TS_DATA0_1 17
A1
A1 B1
B1 D1 D1
18 18 FE_DEMOD1_TS_DATA[1] 18
47 TU_H_T2_CO
TU6704-*1 D2 D2
SHIELD
TDJM-K301F 19 19 FE_DEMOD1_TS_DATA[2] 19
+3.3V
1
NC_1
D3 D3
2
NC_2
20 20 FE_DEMOD1_TS_DATA[3] 20
3
SCL_RF
4
SDA_RF
D4 D4
5
NC_3
21 21 FE_DEMOD1_TS_DATA[4] 21
6

EMS Page --> Sheet : 135 7

8
NC_4

SIF

CVBS
22
D5
22
D5
FE_DEMOD1_TS_DATA[5] 22
9
NC_5
10
+3.3V_RF
D6 D6
11
ERROR
23 23 FE_DEMOD1_TS_DATA[6] 23
12
GND_1
13
MCLK
D7 D7
14
SYNC
24 24 FE_DEMOD1_TS_DATA[7] 24
15
VAILD
16
D0
RESET_DEMOD RESET_DEMOD M_RESET_DEMOD
17
D1
25 25 25 /TU_RESET1_TU 25
18
D2
19
D3
+3.3V_DEMOD +3.3V_DEMOD B3[+3.3V]
20
D4
26 26 26 +3.3V_DEMOD_TU 26
21
D5
22
D6
SCL_DEMOD SCL_DEMOD SCL_DEMOD
23
D7
27 27 27 I2C_SCL2_TU 27
24
RESET_DEMOD
25
+3.3V_DEMOD
+1.2V_DEMOD +1.2V_DEMOD B4[+1.2V]
26
SCL_DEMOD
28 28 28 D_Demod_Core
27
+1.2V_DEMOD
28
NC_6
NC_6 NC_3 NC_9
29
SDA_DEMOD
29 29 29 LNB_TX
30

A1 B1
SDA_DEMOD SDA_DEMOD SDA_DEMOD
A1
47
B1
30 30 30 I2C_SDA2_TU 30
SHIELD
LNB LNB
31 31 LNB_OUT 31
A1 B1 GND GND_2
A1 B1 32 32 32
47 NC_10
TU_GND_A

33 33
TU_GND_B

A1 B1 M_ERROR
SHIELD A1 B1 34 FE_DEMOD2_TS_ERROR 34
47 GND_3
TU_GND_A 35 35

TU_GND_B
M_SYNC
SHIELD 36 FE_DEMOD2_TS_SYNC 36
M_MCLK
JAPAN TUNER (RDA5817)_Don’t USE_Just Ready 37 FE_DEMOD2_TS_CLK
TU_W_JP_RDA5817
TU6703-*1
TDJW-J301F
B5[+2.5V]
38 +2.5V_DEMOD
+3.3V_LNA
1
NC_1 M_VALID
2

3
NC_2 39 FE_DEMOD2_TS_VAL
SCL_RF
4
SDA_RF M_DATA
5

6
NC_3 40 FE_DEMOD2_TS_DATA 40
NC_4
7
NC_5 S_ERROR
8

9
NC_6 41 FE_DEMOD3_TS_ERROR 41
NC_7
10
+3.3V_RF S_SYNC
11

12
NC_8 42 FE_DEMOD3_TS_SYNC 42
GND_1
TDJM-B301F
13 TDJM-C401D

TU6702-*4 TU6702-*3
TU_M_AJ
TU6702-*2
TU_M_CN
TU6702-*1
S_MCLK
TDJM-C401D TDJM-B301F TDJM-G305D TDJM-C301D
43 FE_DEMOD3_TS_CLK 43
1
+3.3V
1
+3.3V
1
+3.3V
1
B1[+3.3V] S_VALID
2
NC_1
2
NC_1
2
NC_1
2
RF_SW_CTL 44 FE_DEMOD3_TS_VAL 44
NC_2 NC_2 NC_2 NC_1
3 3 3 3

4
SCL_RF
4
SCL_RF
4
SCL_RF
4
SCL_RF S_RESET_DEMOD
5
SDA_RF
5
SDA_RF
5
SDA_RF
5
SDA_RF 45 /TU_RESET2_TU 45
NC_3 NC_3 NC_3 NC_2
6 6 6 6

7
NC_4
7
NC_4
7
NC_4
7
NC_3 S_DATA
8
SIF
8
SIF
8
SIF
8
SIF 46 FE_DEMOD3_TS_DATA 46
RESET_M_DEMOD CVBS CVBS CVBS CVBS
25 9 9 9 9
+3.3V_DEMOD NC_5 NC_5 NC_5 NC_4
26 10 10 10 10

27
SCL_DEMOD 11
+3.3V_RF
11
+3.3V_RF
11
+3.3V_RF
11
NC_5 47
+1.2V_DEMOD ERROR ERROR ERROR ERROR
12 12 12 12
28
NC_9 13
GND_1
13
GND_1
13
GND_1
13
GND_1 A1 B1
29

30
SDA_DEMOD 14
MCLK
14
MCLK
14
MCLK
14
MCLK A1 B1 48
LNB SYNC SYNC SYNC SYNC
15 15 15 15
31
GND_2 16
VAILD
16
VAILD
16
VAILD
16
VAILD 47
32

33
NC_10 17
D0
17
D0
17
D0
17
D0 49
TU_GND_A

M_ERROR D1 D1 D1 D1
18 18 18 18

TU_GND_B
34
GND_3 D2 D2 D2 D2
19 19 19 19
35

36
M_SYNC 20
D3
20
D3
20
D3
20
D3 SHIELD
M_MCLK D4 D4 D4 D4
37 21 21 21 21
+2.5V_DEMOD D5 D5 D5 D5
38 22 22 22 22
M_VALID D6 D6 D6 D6
39 23 23 23 23
M_DATA D7 D7 D7 D7
40 24 24 24 24
S_ERROR RESET_DEMOD RESET_DEMOD RESET_DEMOD RESET_DEMOD
41 25 25 25 25
S_SYNC +3.3V_DEMOD +3.3V_DEMOD +3.3V_DEMOD B2[+3.3V]
42 26 26 26 26
S_MCLK SCL_DEMOD SCL_DEMOD SCL_DEMOD SCL_DEMOD
43 27 27 27 27
S_VALID +1.2V_DEMOD +1.2V_DEMOD +1.2V_DEMOD B3[+1.1V]
44 28 28 28 28
S_RESET_DEMOD NC_6 NC_6 NC_6 NC_6
45 29 29 29 29
S_DATA SDA_DEMOD SDA_DEMOD SDA_DEMOD SDA_DEMOD
46 30 30 30 30

A1 B1 A1 B1 A1 B1 A1 B1 A1 B1
A1 B1 A1 B1 A1 B1 A1 B1 A1 B1
47 47 47 47 47

SHIELD SHIELD SHIELD SHIELD SHIELD

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-09-11
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. TU_SYMBOL_H 19

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
DVB-S2 LNB Part Allegro
(Option:LNB) Input trace widths should be sized to conduct at least 3A

Ouput trace widths should be sized to conduct at least 2A


3A

+12V

2A
D6904-*1
Max 1.3A
LNB
40V
LPH6050T-150M-R
LNB_TSC LNB_SX34 L6900
D6902-*1 D6902
3.5A
SS23L LNB_ONSEMI D6904

30V 40V 15uH


30V
LNB_SMAB34
C6909
10uF
C6903 C6905 C6906 C6907 25V
0.01uF 10uF 10uF 10uF LNB
50V 25V 25V 25V
LNB LNB LNB LNB
C6908 0.1uF

close to Boost pin(#1)


LNB_ALLEGRO

A_GND A_GND

30V
[EP]GND

close to VIN pin(#15) Caution!! need isolated GND


BOOST

GNDLX
NC_3 R6904

NC_2
SS23L C6910 0
A_GND

LX
D6901-*1 0.1uF
LNB_TSC 50V
20

19

18

17

16
LNB
D6901 VCP 1 15 VIN
MBR230LSFT1G THERMAL A_GND
LNB 2 14 GND
LNB_OUT 21
30V LNB
D6903 NC_1 3 13 VREG
LNB_ONSEMI C6904
0.1uF LNB_SMAB34 IC6900 R6903
C6900 C6901 R6900 TDI ISET 39K
2.2K LNB 50V 40V A8303SESTR-T
4 12
0.1uF 33pF
D6900 1W LNB_ALLEGRO 1/16W
LNB LNB C6902 TDO 5 11 TCAP C6912
LNB LNB 0.22uF 1%
LNB 25V D6903-*1
10

LNB
LNB_SX34
6

0.1uF
40V
IRQ

SCL

SDA

ADD

TONECTRL

0.22uF
BOOST

Close to Tuner
[EP]

NC_4

NC_3

PGND

A_GND A_GND +3.3V_NORMAL


LX

Surge protectioin
20

19

18

17

16

NC_1 1 15 VIN
LNB

THERMAL
LNB 2 14 GND
21
R6907
3.3K

C6911

NC_2 3 13 VREG
OPT

IC6900-*1
TDI 4 DT1803 12 ISET

TDO LNB_DMBT TCAP


5 11
10
6

9
IRQ

SCL

SDA

ADD

TONECTRL

LNB
R6906
0
R6901 33

R6902 33
LNB

LNB_NON_Tx
LNB_Tx
LNB

R6905

R6908
0

0
I2C_SDA2

LNB_TX
I2C_SCL2

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-08-25
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR 20
LNB
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
T-con power
P7203
20037WR-05A00
5P_12V_WAFER

2
PANEL_VCC
+3.3V_NORMAL

[51P Vx1 output wafer] 3 5P_12V_WAFER


L7201

Non REVERSE Type LOCKAn_3.3VPullup


4
MLB-201209-0120P-N2

LOCKAn_3.3VPullup R7230
+1.8V R7226 10K 5

P7201 10K LOCKAn L7202


LOCKAn_3.3VPullup 5P_12V_WAFER

5P_12V_WAFER
R7228 6 MLB-201209-0120P-N2
SP14-11592-01-51Pin C C7202 C7203 C7204 C7205
10K 5P_12V_WAFER
10uF 0.1uF 10uF 0.1uF
LOCKAn_3.3VPullup B Q7205 25V 25V 25V 25V
R7222 2N3904S 5P_12V_WAFER OPT
10K KEC_LOCKAn_HTPDAn_3.3VPullup_TR
1 E
LOCKAn_3.3VPullup
2 TXDAP7_L C
R7224 C
100 B Q7203
3 TXDAN7_L B Q7205-*1
2N3904S
LOCKAn_IN MMBT3904(NXP)
4 KEC_LOCKAn_HTPDAn_3.3VPullup_TR
E NXP_LOCKAn_HTPDAn_3.3VPullup_TR
E
5 TXDAP6_L
C
6 TXDAN6_L
B Q7203-*1
7 MMBT3904(NXP)
NXP_LOCKAn_HTPDAn_3.3VPullup_TR
8 TXDAP5_L +3.3V_NORMAL E

9 TXDAN5_L
10

11 TXDAP4_L HTPDAn_3.3VPullup

12 HTPDAn_3.3VPullup R7229
TXDAN4_L
+1.8V R7225 10K
13 10K
HTPDAn_3.3VPullup HTPDAn
14 R7227 C
TXDAP3_L 10K
L/D_EN(Pin30) HTPDAn_3.3VPullup B Q7204
15 TXDAN3_L - T-Con L/D Function R7221 2N3904S
HIGH : Enable KEC_LOCKAn_HTPDAn_3.3VPullup_TR
16 LOW or NC : Disable 10K
E
HTPDAn_3.3VPullup C
17 TXDAP2_L C
R7223 B Q7204-*1
18 100 B Q7202 MMBT3904(NXP)
TXDAN2_L D DIODES_LGD/INX_Module_TCON_I2C_EN_FET
2N3904S NXP_LOCKAn_HTPDAn_3.3VPullup_TR
BIT_SEL(Pin31) Q7200-*1 HTPDAn_IN
19 G KEC_LOCKAn_HTPDAn_3.3VPullup_TR E
- Bit Selection 2N7002K E
HIGH or NC : 10Bit
20 TXDAP1_L LOW : 8Bit C
S
21 B Q7202-*1
TXDAN1_L
MMBT3904(NXP)
2N7002KA

+3.3V_NORMAL TCON_I2C_EN
22
+3.3V_NORMAL E NXP_LOCKAn_HTPDAn_3.3VPullup_TR
Q7200

23 TXDAP0_L
R7212
4.7K
OPT

KEC_LGD/INX_Module_TCON_I2C_EN_FET
G

24 TXDAN0_L R7207
10K
25 OPT R7218
R7208 I2C_SCL6
S

26 1K 0
LOCKAn_IN LGD_Module LGD/INX_Module
27 OPT
HTPDAn_IN R7214
R7202 10K
28 +3.3V_NORMAL
+3.3V_NORMAL 33
LGD_Module TCON_I2C_EN
LGD_Module
2N7002KA

29
Q7201

R7204
R7213

4.7K L_DIM_EN
4.7K

30 3D&L_DIM_EN
G

R7203 10K 33 KEC_LGD/INX_Module_TCON_I2C_EN_FET 3D_EN


R7205
OPT

31 1K R7206
LGD_Module R7219
OPT OPT I2C_SDA6
32
S

+3.3V_NORMAL 0
33 R7215 LGD/INX_Module
OPT
34 R7234 33
4.7K OPT D DIODES_LGD/INX_Module_TCON_I2C_EN_FET
R7200
35 G Q7201-*1
3D&L_DIM_EN 2N7002K
33 OPT
36
S
37
R7201 OPT
38
0 EXT_FRC_TEMP +3.3V_NORMAL
39 R7232 0
I2C_SCL7
EXT_FRC_TEMP
40 R7233 0
I2C_SDA7
R7216
10K
41
R7136 OPT 0 OPT
URSA_RESET_MICOM DATA_FORMAT_1_SOC
42 R7134 0
URSA_RESET_SoC PANEL_VCC 33 OS_MODULE
EXT_FRC_TEMP R7220
43 L7200
MLB-201209-0120P-N2
44 R7217
+3.3V_NORMAL 10K
OS_MODULE
45
[OPTION]EXT_FRC_TEMP C7200 C7201 Data Input Format[1:0]
46 Only for Using External FRC B/D 10uF 10uF OPT
25V 25V R7209 *Mode 3 (4 Division)
10K - Data Format 0(Pin37) = Low
47 R7211
DATA_FORMAT_0_SOC Data Format 1(Pin36) = High
48 33 OS_MODULE
R7237 0 *Mode 2 (2 Division)
NON_EXT_FRC_TEMP R7210 - Data Format 0(Pin37) = High
49 10K Data Format 1(Pin36) = Low
OS_MODULE
50

51
R7231 0
NON_EXT_FRC_TEMP
52
R7235 0
NON_EXT_FRC_TEMP

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-12-22
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. 51P Vx1 71

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
eMMC I/F
DVDD18_EMMC 3.3v power delete, 131120

R8117

R8116
1/16W
10K
AR8104

1/16W
10K
AR8103

10K

10K

IC8100 IC8100-*1 IC8100-*2


THGBMBG5D1KBAIL THGBMBG6D1KBAIL H26M41103HPR
EMMC_DATA[0-7] AR8100
EMMC_DATA[0] 0
1/16W
EMMC_DATA[1] A3 C8 A3 C8 A3 C7
EMMC_DATA[2] DAT0 NC_23 DAT6 DAT0 NC_23 DAT0 NC_22
A4 C9 A4 C9 A4 C8
DAT1 NC_24 DAT1 NC_24 DAT1 NC_23
EMMC_DATA[3] A5 C10 A5 C10 A5 C9
DAT2 NC_25 DAT2 NC_25 DAT2 NC_24
EMMC_DATA[4] B2 C11 B2 C11 B2 C10
DAT3 NC_26 DAT3 NC_26 DAT3 NC_25
EMMC_DATA[5] B3 C12 B3 C12 B3 C11
DAT4 NC_27 DAT4 NC_27 DAT4 NC_26
EMMC_DATA[6] B4 C13 B4 C13 B4 C12
DAT5 NC_28 DAT5 NC_28 DAT5 NC_27
B5 C14 B5 C14 B5 C13
EMMC_DATA[7] DAT6 NC_29 DAT6 NC_29 DAT6 NC_28
B6 D1 B6 D1 B6 C14
DAT7 NC_30 DAT5 DAT7 NC_30 DAT7 NC_29
D2 D2 D1
0 R8104 NC_31 NC_31 NC_30
D3 D3 D2
0 R8105 NC_32 NC_32 NC_31
M6 D4 M6 D4 M6 D3
0 R8106 CLK NC_33 CLK NC_33 CLK NC_32
M5 D12 M5 D12 M5 D4
0 R8107 CMD NC_34 CMD NC_34 CMD NC_33
D13 D13 D12
eMMC V5.0 GND NC_35
D14
NC_35
D14
NC_34
D13
NC_36 NC_36 NC_35
A6 E1 A6 E1 A7 D14
VSS_1 NC_37 VSS_1 NC_37 RFU_1 NC_36
A7 E2 A7 E2 E5 E1
RFU_2 NC_38 RFU_2 NC_38 RFU_2 NC_37
C5 E3 C5 E3 G3 E2
NC_21 NC_39 NC_21 NC_39 RFU_3 NC_38
AR8102 E5 E12 E5 E12 K6 E3
RFU_4 NC_40 RFU_4 NC_40 RFU_4 NC_39
0 1/16W E8 E13 E8 E13 K7 E12
RFU_5 NC_41 RFU_5 NC_41 RFU_5 NC_40
E9 E14 E9 E14 E8 E13
EMMC_CLK VSF_1 NC_42 VSF_1 NC_42 VSF_1 NC_41
E10 F1 E10 F1 E9 E14
DAT7

EMMC_CMD VSF_2 NC_43 VSF_2 NC_43 VSF_2 NC_42


F10 F2 F10 F2 E10 F1
EMMC_RST VSF_3 NC_44 VSF_3 NC_44 VSF_3 NC_43
G3 F3 G3 F3 F10 F2
RFU_9 NC_45 RFU_9 NC_45 VSF_4 NC_44
G10 F12 G10 F12 G10 F3
RFU_10 NC_46 RFU_10 NC_46 VSF_5 NC_45
H5 F13 H5 F13 K10 F12
DS NC_47 DS NC_47 VSF_6 NC_46
J5 F14 J5 F14 P10 F13
C8107 VSS_5 NC_48 VSS_5 NC_48 VSF_7 NC_47
OPT 10pF K6 G1 K6 G1 H5 F14
RFU_13 NC_49 RFU_13 NC_49 DS NC_48
50V K7 G2 K7 G2 G1
RFU_14 NC_50 RFU_14 NC_50 NC_49
EMMC_STRB K10 G12 K10 G12 G2
RFU_15 NC_51 RFU_15 NC_51 NC_50
P7 G13 P7 G13 G12
R8103

RFU_16 NC_52 RFU_16 NC_52 NC_51


P10 G14 P10 G14 G13
10K

RFU_17 NC_53 RFU_17 NC_53 NC_52


H1 H1 G14
NC_54 EMMC_STRB NC_54 NC_53
H2 H2 H1
NC_55 NC_55 NC_54
K5 H3 K5 H3 K5 H2
RSTN NC_56 RSTN NC_56 RSTN NC_55
H12 H12 H3
C8100 DVDD18_EMMC
EMMC5.0_4G_TOSHIBA

NC_57 NC_57 NC_56


H13 H13 H12

EMMC5.0_8G_TOSHIBA
OPT 0.1uF
NC_58 NC_58 NC_57
16V C6 H14 C6 H14 C6 H13
VCCQ_1 NC_59 VCCQ_1 NC_59 VCCQ_1 NC_58
3.3V_EMMC M4 J1 M4 J1 M4 H14
VCCQ_2 NC_60 VCCQ_2 NC_60 VCCQ_2 NC_59
N4 J2 N4 J2 N4 J1

EMMC5.0_8G_HYNIX
VCCQ_3 NC_61 VCCQ_3 NC_61 VCCQ_3 NC_60
P3 J3 P3 J3 P3 J2
VCCQ_4 NC_62 VCCQ_4 NC_62 VCCQ_4 NC_61
Bottom P5 J12 P5 J12 P5 J3
VCCQ_5 NC_63 VCCQ_5 NC_63 VCCQ_5 NC_62
DAT3

DAT4

DAT5

DAT6

EMMC_CLK_BALL

EMMC_CMD_BALL

EMMC_RESET_BALL

OPT OPT J13 J13 J12


C8108 C8109 C8105 C8106 NC_64 NC_64 NC_63
0.1uF 2.2uF 0.1uF 2.2uF J14 EMMC_RESET_BALL J14 J13
NC_65 NC_65 NC_64
16V 10V 16V 10V E6 K1 E6 K1 E6 J14
VCC_1 NC_66 VCC_1 NC_66 VCC_1 NC_65
F5 K2 F5 K2 F5 K1
VCC_2 NC_67 VCC_2 NC_67 VCC_2 NC_66
J10 K3 J10 K3 J10 K2
VCC_3 NC_68 VCC_3 NC_68 VCC_3 NC_67
K9 K12 K9 K12 K9 K3
VCC_4 NC_69 VCC_4 NC_69 VCC_4 NC_68
K13 K13 K12
NC_70 NC_70 NC_69
EMMC_VDDI K14 K14 K13
Bottom pattern 0.2mm NC_71 NC_71 NC_70
C2 L1 C2 L1 C2 K14
VDDI NC_72 VDDI NC_72 VDDI NC_71
OPT L2 L2 L1
C8101 C8104 NC_73 NC_73 NC_72
1uF 2.2uF L3 L3 L2
NC_74 NC_74 NC_73
10V 10V E7 L12 E7 L12 C4 L3
VSS_2 NC_75 VSS_2 NC_75 VSSQ_1 NC_74
G5 L13 G5 L13 N2 L12
VSS_3 NC_76 VSS_3 NC_76 VSSQ_2 NC_75
H10 L14 H10 L14 N5 L13
VSS_4 NC_77 VSS_4 NC_77 VSSQ_3 NC_76
OPT K8 M1 K8 M1 P4 L14
VSS_6 NC_78 VSS_6 NC_78 VSSQ_4 NC_77
C8102 C8103 C8111 C4 M2 C4 M2 P6 M1
0.1uF 2.2uF 4.7uF VSSQ_1 NC_79 VSSQ_1 NC_79 VSSQ_5 NC_78
N2 M3 EMMC_CLK_BALL N2 M3 A6 M2
16V 10V 10V VSSQ_2 NC_80 VSSQ_2 NC_80 VSS_1 NC_79
N5 M7 N5 M7 E7 M3
VSSQ_3 NC_81 VSSQ_3 NC_81 VSS_2 NC_80
P4 M8 P4 M8 G5 M7
VSSQ_4 NC_82 VSSQ_4 NC_82 VSS_3 NC_81
P6 M9 P6 M9 H10 M8
VSSQ_5 NC_83 VSSQ_5 NC_83 VSS_4 NC_82
M10 M10 J5 M9
NC_84 NC_84 VSS_5 NC_83
M11 M11 K8 M10
NC_85 NC_85 VSS_6 NC_84
M12 M12 M11
NC_86 NC_86 NC_85
A1 M13 A1 M13 M12
DAT3 NC_1 NC_87 NC_1 NC_87 NC_86
A2 M14 A2 M14 A1 M13
DAT4 NC_2 NC_88 NC_2 NC_88 NC_1 NC_87
A8 N1 A8 N1 A2 M14
DAT7 NC_3 NC_89 NC_3 NC_89 NC_2 NC_88
A9 N3 EMMC_CMD_BALL A9 N3 A8 N1
NC_4 NC_90 NC_4 NC_90 NC_3 NC_89
A10 N6 A10 N6 A9 N3
NC_5 NC_91 NC_5 NC_91 NC_4 NC_90
A11 N7 A11 N7 A10 N6
NC_6 NC_92 NC_6 NC_92 NC_5 NC_91
A12 N8 A12 N8 A11 N7
NC_7 NC_93 NC_7 NC_93 NC_6 NC_92
A13 N9 A13 N9 A12 N8
NC_8 NC_94 NC_8 NC_94 NC_7 NC_93
A14 N10 A14 N10 A13 N9
NC_9 NC_95 NC_9 NC_95 NC_8 NC_94
B1 N11 B1 N11 A14 N10
NC_10 NC_96 NC_10 NC_96 NC_9 NC_95
B7 N12 B7 N12 B1 N11
NC_11 NC_97 NC_11 NC_97 NC_10 NC_96
B8 N13 B8 N13 B7 N12
NC_12 NC_98 NC_12 NC_98 NC_11 NC_97
B9 N14 B9 N14 B8 N13
DAT6 NC_13 NC_99 NC_13 NC_99 NC_12 NC_98
B10 P1 B10 P1 B9 N14
NC_14 NC_100 NC_14 NC_100 NC_13 NC_99
B11 P2 B11 P2 B10 P1
NC_15 NC_101 NC_15 NC_101 NC_14 NC_100
B12 P8 B12 P8 B11 P2
Don’t Connect Power At VDDI EMMC_VDDI DVDD18_EMMC B13
B14
NC_16
NC_17
NC_102
NC_103
P9
P11
B13
B14
NC_16
NC_17
NC_102
NC_103
P9
P11
B12
B13
NC_15
NC_16
NC_101
NC_102
P7
P8
NC_18 NC_104 NC_18 NC_104 NC_17 NC_103
C1 P12 C1 P12 B14 P9
(Just Interal LDO Capacitor) DAT5
C3
NC_19
NC_20
NC_105
NC_106
P13 C3
NC_19
NC_20
NC_105
NC_106
P13 C1
NC_18
NC_19
NC_104
NC_105
P11
C7 P14 C7 P14 C3 P12
NC_22 NC_107 NC_22 NC_107 NC_20 NC_106
C5 P13
NC_21 NC_107
P14
NC_108

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-17
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. eMMC 81

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
RS-232C Control INTERFACE

RS232C
R6820
100
+3.5V_ST DOUT1
RS232C
R6821
100
RIN1

OPT OPT
ZD6802 ZD6803
ADUC 20S 02 010L ADUC 20S 02 010L
RS232C 20V 20V
RS232C C6813
0.1uF
IC6801
MAX3232CDR

C1+ VCC
RS232C 1 16
C6808
0.1uF V+ GND
RS232C 2 15
C6809
0.1uF C1- DOUT1
3 14

C2+ RIN1
RS232C 4 13
C6810
0.1uF C2- ROUT1
5 12
SOC_RX

V- DIN1
RS232C 6 11
SOC_TX
C6811
0.1uF DOUT2 DIN2
7 10

RIN2 ROUT2
8 9

EAN41348201

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS UF71/7500 2014-05-19
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
RS232C 22
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
[LM15U_ONLY]
CLIP Top Side for Covershield To connect 28pin Wafer
M13500 OPT M13502 M13504
OS_MODULE 0 R13500 L/D_VSYNC
EAG64250901 EAG64250901 EAG64250901 L/D_VSYNC_SOC OS_MODULE 0 R13501 L/D_CLK
L/D_CLK_SOC OS_MODULE 0 R13502
L/D_DI_SOC L/D_DI

CLIP 1 - PUSH TYPE

SMD Top Side for Covershield To connect 51P wafer


0
0.1uF C13500 TXDAN0_L R13503 LOCKAn_Video
TXVBY1_0N LOCKAn 0
0.1uF C13501 TXDAP0_L R13504 HTPDAn_Video
OPT OPT OPT TOP_SMD_GASKET TXVBY1_0P HTPDAn
0.1uF C13502 TXDAN1_L
GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X8.5H TXVBY1_1N
M13501 M13503 M13505 M13507 0.1uF C13503 TXDAP1_L
TXVBY1_1P
MDS62110209 MDS62110209 MDS62110209 MDS62110209
0.1uF C13504 TXDAN2_L
TXVBY1_2N
0.1uF C13505 TXDAP2_L
TXVBY1_2P
0.1uF C13506 TXDAN3_L
TXVBY1_3N
0.1uF C13507 TXDAP3_L

8.5T TXVBY1_3P
TXVBY1_4N
TXVBY1_4P
0.1uF
0.1uF
C13508
C13509
TXDAN4_L
TXDAP4_L
0.1uF C13510 TXDAN5_L
TXVBY1_5N
0.1uF C13511 TXDAP5_L
TXVBY1_5P
0.1uF C13512 TXDAN6_L
TXVBY1_6N
0.1uF C13513 TXDAP6_L
TXVBY1_6P
0.1uF C13514 TXDAN7_L
TXVBY1_7N
0.1uF C13515 TXDAP7_L
TXVBY1_7P

SMD bottom for ESD


HDMI1 HDMI2 HDMI3
OPT OPT TU_JP OPT
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
M4102 M4104 HDMI1_BOT_SMD_10.5T HDMI2_BOT_SMD_10.5T HDMI2_BOT_SMD_11.5T HDMI3_BOT_SMD_8.5T
M4106 M4110 HDMI1_BOT_SMD_11.5T HDMI3_BOT_SMD_10.5T
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X11.5H GASKET_8.0X6.0X8.5H
MDS62110225 MDS62110225 GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X11.5H GASKET_8.0X6.0X10.5H
MDS62110225 MDS62110225 M4108 M4108-*2 M4115
M4100 M4115-*1
M4100-*3
MDS62110225 MDS62110228 MDS62110209
MDS62110225 MDS62110225
MDS62110228

OPT OPT OPT OPT HDMI2_BOT_SMD_8.5T HDMI3_BOT_SMD_9T


GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H HDMI1_BOT_SMD_8.5T
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X9.0H
M4103 M4105 GASKET_8.0X6.0X8.5H
M4107 M4114 M4108-*1 M4115-*2
M4100-*1
MDS62110225 MDS62110225 MDS62110225 MDS62110225 MDS62110209 MDS62110226
MDS62110209

USB3 USB2 USB1

USB3_BOT_SMD_10.5T USB2_BOT_SMD_10.5T USB2_BOT_SMD_11.5T USB1_BOT_SMD_8.5T


USB3_BOT_SMD_11.5T
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X11.5H GASKET_8.0X6.0X8.5H
GASKET_8.0X6.0X11.5H
M4111 M4111-*2 M4113 M4113-*2 M4116
MDS62110225 MDS62110228 MDS62110225 MDS62110228 MDS62110209
OPT OPT OPT
GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
M4101 M4112 M4109
MDS62110225 MDS62110225 MDS62110225 USB2_BOT_SMD_8.5T USB1_BOT_SMD_10.5T
USB3_BOT_SMD_8.5T
GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X8.5H GASKET_8.0X6.0X10.5H
M4111-*1 M4113-*1 M4116-*1

MDS62110209 MDS62110209 MDS62110225

OPT OPT OPT OPT OPT OPT


GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
M4117 M4119 GASKET_8.0X6.0X10.5H GASKET_8.0X6.0X10.5H
M4118 M4120 M4121 M4122
MDS62110225 MDS62110225 MDS62110225 MDS62110225 MDS62110225 MDS62110225

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-27
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC. LM15U_ONLY 135

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
LM15U ONLY, LM15U+URSA

TUNER EMS GND SEPERATION


TU_GND_B
TU_GND_A

TU_GND_A4_22nF
TU_GND_B1_22nF
C6700 C6703
TU_GND_A2_1nF TU_GND_A3_0ohm 0.022uF 0.022uF
TU_GND_A1_0ohm C6706 TU_GND_B3_1nF TU_GND_B4_1nF
R6700 630V 630V
R6701 C6707 C6708
1000pF 0 TU_GND_B2_22ohm
0 TU_GND_A5_22ohm 1000pF 1000pF
630V R6703 R6704 630V 630V
22 22

TU_GND_A1_1nF TU_GND_A2_22nF TU_GND_B2_0ohm TU_GND_B3_22nF TU_GND_B4_22nF


TU_GND_A3_22nF
R6701-*1 C6706-*1 C6707-*1 C6708-*1
R6700-*1 TU_GND_A4_1nF 0 0.022uF 0.022uF
1000pF 0.022uF 0.022uF R6704-*1
630V C6700-*1 630V 630V
630V 630V
1000pF
630V

GND_A GND_B

TU_GND_A EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP TU_GND_B EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP

GND A_1 0 ohm 0 ohm X 0 ohm X 0 ohm GND B_1 X X 22 nF X 22 nF X


GND A_2 X X 22 nF 22 nF 1 nF
X
GND B_2
X X 22 ohm X 22 ohm X
GND A_3 X 0 ohm X 0 ohm 22 nF 0 ohm

22 nF GND B_3 1 nF 1 nF 22 nF 1 nF 22 nF 1 nF
GND A_4 X X X 22 nF 1 nF

22 ohm 22 ohm GND B_4 1 nF 22 nF


GND A_5 X X 22 ohm X 1 nF 1 nF 22 nF 1 nF

TU_BOT_SMD1
TU_BOT_SMD2
GASKET_8.0X6.0X10.5H
GASKET_8.0X6.0X10.5H
M13700
M13701
MDS62110225
MDS62110225

EU/CIS AJJA TW/COL CN/HK KR North.AM BR JP


TU_BOT_SMD

TU_BOT_SMD3 SMD1
GASKET_8.0X6.0X10.5H
M13702
SMD2
MDS62110225

SMD3

THE SYMBOL MARK OF THIS SCHEMETIC DIAGRAM INCORPORATES


SPECIAL FEATURES IMPORTANT FOR PROTECTION FROM X-RADIATION.
FIRE AND ELECTRICAL SHOCK HAZARDS, WHEN SERVICING IF IS LM15U 2014-11-11
ESSENTIAL THAT ONLY MANUFACTURES SPECIFIED PARTS BE USED FOR
Tuner_GND 137
THE CRITICAL COMPONENTS IN THE SYMBOL MARK OF THE SCHEMETIC.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Overview for `15 ULTRA HD Model
(Hardware)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
`15 ULTRA HD New Feature 1. HDMI

HDMI2.0 6Gbps
HDMI1.4
구 분 HDMI1.4 HDMI2.0 3Gbps 4K@60Hz HDCP2.2 ARC MHL2.1
Legacy
4:2:2 10bit

HDMI 3 O O x O X X X

O
HDMI 2 O O O O X O
(Only UF85↑)

HDMI 1 O O O O X X O

It is different form each HDMI port spec.


We offer a HDMI cable for HDMI 1.4 legacy issue. HDMI2.0
HDMI1.4

DVI

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
`15 ULTRA HD New Feature 2. Sub Assy (Joy stick button, lum. sensor)

Joystick Button, Luminance Sensor

1. Using the Joystick Button 2. Luminance Sensor


- Joystick button is located below the screen of TV Adjusts the image quality and brightness based on the
- You can operate the TV by pressing the button or moving surrounding environment.
the joystick left, right, up, or down 2015 model : Luminance sensor

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
`14 ULTRA HD New Feature 3. Sub Assy (WiFi)

BT WiFi

802.11n
(BT Combo)
UF77~UF94 16:9
14” Carry over

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
LCD TV Repair Guide
`15 years New Models

< Applicable Model >


UF77/85 series

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Main PCB

All UF77/85 series PCB SIZE: 300X183(All model)

5 Woofer cable
Vx1 Cable (only 79”)

60” ↑ 4
Main processor_(LM15U)
1 DDR Memory
< 60” ↑> < 55”↓> eMMC Memory
1
All models
2 Micom for Key/IR sensing
Connect T-Con
(only 60”↑)
3 Audio AMP

From PSU
4 Image processor(URSA9)
DDR Memory
2
Sub Woofer wafer
5 (only 79”)
Phone jack
3
Cover shield (UART serial)

Audio B/T Wifi


Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. Local Key+IR LGE Internal Use Only
Only for training and service purposes
`15Y ULTRA HD Block Diagram

Contents

0. System Overview (Main External)


1. LM15U Block Diagram (External)
2.
3.
4.
표지
LM15U Block Diagram (Internal)
LM15U I2C Diagram
URSA9 Block Diagram
5. LM15U + URSA9 Power Block Diagram
6. Tuner/CI Block Diagram
7. Video/Audio In Block Diagram
8. Audio Out Block Diagram
9. HDMI
10. USB / WIFI / M-REMOTE / UART

27, Jan, 2015


TV사업부
TV제품개발3팀
Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
0. System Overview (Main External)

<14 year UHD model> <15 year UHD model>

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
1. LM15U Circuit Block Diagram

X_TAL DDR3 1866 X 32


24MHz (512MB X 2EA)
CI Slot DDR3 1866 X 32
T2/C/S2 W/O AD (512MB X 2EA)
P_TS
Air/ P_TS B C
A
Cable TUNER DDR3 1866 X 32
R IF (+/-) T/C Demod (256MB X 2EA)
E (T2/C/A)
Analog Demod
A P_TS EEPROM(NVRA
DVB-S P_TS
R TUNER DEMOD I2C 1 M)
(S2) (S2) CVBS (256Kb)

LNB Chip Config


4b’1010
B-CAS SMARTCARD_I/F eMMC
(JAPAN) B-CAS (4GB)

USB1 (3.0) OCP Vx1 51P


USB Mstar I2C 6
USB2 (2.0) LM15U
USB3 (2.0) OCP
I2S Out MAIN Audio AMP
HDMI1 I2C 4 (NTP7514)
HDMI
HDMI2(ARC)
HDMI3 WIFI/BT Combo
USB_WIFI
SUB
H/P ASSY
AV/COMP CVBS/YPbPr IR / KEY
LOGO LIGHT(Ready
SCART
CVBS/RGB
(IN/OUT)

SPDIF OUT Sub Micom


OPTIC
(RENESAS
I2C 3 R5F100GEAFB)
LAN ETHERNET (HW Port)

X_TAL
32.768KHz

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
1-1.LM15U (+ URSA9) Circuit Block Diagram

X_TAL DDR3 1866 X 32


24MHz (512MB X 2EA)
CI Slot DDR3 1866 X 32
T2/C/S2 W/O AD (512MB X 2EA)
P_TS
Air/ P_TS B C
A
Cable TUNER DDR3 1866 X 32
R IF (+/-) T/C Demod (256MB X 2EA)
E (T2/C/A)
Analog Demod
A P_TS
DVB-S P_TS EEPROM(NVRA
R TUNER DEMOD I2C 1 M)
(S2) (S2) CVBS (256Kb)

LNB Chip Config


4b’1010
B-CAS SMARTCARD_I/F eMMC
(JAPAN) B-CAS (4GB)

USB1 (3.0) OCP Vx1


USB Mstar URSA
51P/41P
USB2 (2.0) LM15U 9
USB3 (2.0) OCP

DDR3 1866 X 32
HDMI1 (1Gb X 4EA)
HDMI
HDMI2 (ARC)
HDMI3 I2S Out MAIN Audio AMP
I2C 4 (NTP7515)
RS232C
H/P USB_WIFI WIFI/BT Combo
SUB
AV/COMP CVBS/YPbPr ASSY
SCART IR / KEY
CVBS/RGB
(IN/OUT) LOGO LIGHT(Ready)

OPTIC SPDIF OUT


Sub Micom
I2C 3 X_TAL
LAN ETHERNET (RENESAS
(HW Port) 32.768KH
R5F100GEAFB)
z

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
2. LM15U Block Diagram (Internal)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
3. LM15U( + URSA9) I2C Block Diagram

+3.3V_NORMAL

MSTAR
1.8KΩ LM15U
I2C_SDA4
IC5600 100Ω +3.3V_TU
NTP7515(Main AMP) I2C_SCL4

33Ω IC6900
+3.3V_NORMAL 1.8KΩ LNB

I2C_SDA2(HW) TU6704
1.8KΩ 33Ω
I2C_SCL2(HW) TUNER

IC3000 I2C_SCL3 (HW) +3.3V_NORMAL


RENESAS 33Ω
I2C_SDA3 (HW)
MICOM

1.8KΩ
+3.3V_NORMAL

I2C_SDA1(H IC102
33Ω
1.8KΩ W) NVRAM
I2C_SCL1(HW) +3.3V_LNA_TU
P7201
0Ω I2C_SDA6
LCD Panel
I2C_SCL6

1.8KΩ
+3.3V_NORMAL

I2C_SDA5(H TU6704
+URSA model Only 1.8KΩ W) 33Ω
TUNER
I2C_SCL5(HW)
I2C_SDA7 (HW)
IC2500
URSA9 33Ω I2C_SCL7 (HW)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
4. URSA9 Block Diagram

I2C_SDA6
I2C_SCL6

PANEL_VCC
HTPDn_IN
LOCKn_IN

Data_Format_0
Data_Format_1
Power +12V I2C_SCL7

(+12V)
URSA9 V x1 V x1

UART2_R
PQ URSA I2C_SDA7 8 lane 8 lane
DC-DC Converter +1.5V_U_DDR UART DEBUG I2CS_SCL
(BD9D320EFJ _3A) (URSA DDR) X Switch
UART2_T
I2CS_SDA 51P 41P
X

URSA9
DC-DC Converter +1.15V SYS
IRE SCL2_+3.3V_DB
(TPS53513RVER _8A) I2C_S Port
(URSA) UART
UART1_T SDA2_+3.3V_DB 4 Pin
X
Jig Download

X-Tal
(24Mhz)

XO_URSA
XIN_URSA
LOCK
n
HTPD
Data_Format_1
n
Vx1 VIDEO 8Lane
Data_Format_2
3D_EN
Vx1 OSD 4Lane L_DIM_EN
SPI_DI SPI FLASH
LM15U LOCKAn_OSD / LOCKAN_Video URSA9 SPI_DO/CK/CS (4MB)
IRE

UART1_TX
UART2_RX

UART2_TX
URSA9_CONNECT I2CS_SCL

I2CS_SDA

A_DDR3_DQ[31:0]

B_DDR3_DQ[31:0]
A_DDR3_A[15:0]/

B_DDR3_A[15:0]/
BA[2:0]/CLK/CKE

BA[2:0]/CLK/CKE
T-CON POWER
5 Pin DDR3 SDRAM DDR3 SDRAM
- 1Gbit (x16) - 1Gbit (x16)
PANEL_VCC DDR3- 1866
SDRAM DDR3 SDRAM
- 1866
- 1Gbit (x16) - 1Gbit (x16)
- 1866 - 1866

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
5. LM15U + URSA9 Power Block Diagram

※ DCDC 효율 80% 적용 DCDC LDO

MICOM
LM15U
3.5V IR Ass’y
3.3V
IC201 LM15U URSA9
AVDD
1.5V
3.3V NORMAL /
5A
IC402 DDR_VTT
DDR_VTT
IC2302
LM15U 1.5V
1.5V DDR / 3A IC407 DDR_VTT
IC2303 DDR3*6EA DDR_VTT
1.8V
1.1V Core / 10A
LM15U eMMC
IC2501
1A
eMMC
12V
1.1V CPU Core / IC2301
6A LM15U
IC2300 D.Demod_
1.15V URSA Core / Core 2A
10A URSA9 IC6500 Tuner
IC13408
1.5V
URSA9 IC13100 URSA
1.5V_U_DDR / 3A
URSA DDR_VTT
IC13403 DDR3*4EA DDR_VTT

H/P AMP

LNB LNB option NTP7515

CI SLOT WIFI
PANEL VCC Combo

NVRAM
5V NORMAL / 6A
IC2305 USB1
24V

USB2/3

NTP7514

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
6. Tuner/CI Block Diagram

TDJM-G301D +3.3V_NORMAL

+2.5V_NORMAL
[+3.3V_LNA_TU] 1
[+3.3V_TUNER] 11
[3.3V_Demod_TU] 26
[+2.5V_DEMOD] 38 +3.3V_NORMAL

+1.1V_Demod_Core
[1,1V_D_Demod_Core] 28 1.8KΩ CI Slot
LNB_TX 10 [TONECTRL]
[LNB_TX] 29 LNB PCM_5V_CTL CI 5V +5V_CI_ON
LNB_OUT 2 [LNB] VCC
[LNB_OUT] 31 IC6900 Power detect
7 [SCL]
[I2C_SCL2_TU] 27 I2C_SCL2 A8303SESTR-TB
33Ω 8 [SDA]
[I2C_SDA2_TU] 30 I2C_SDA2
+5V_CI_ON

F5[SCK2]
LM15U
33 Ω
F6 [SDA2] AE3[GPIO_PM4] CAM_CD1_N 10K Ω
/CI_CD1 CI_CD1
[I2C_SCL5_TU] 4 I2C_SCL5 OR
33 Ω F10[SCK5] AR17[PCMCD] /CI_CD2
[I2C_SDA5_TU] 5 I2C_SDA5 G10[SDA5] GATE CI_CD2
AP13[TS2CLK] CI_MISTRT
FE_DEMOD1_TS_ERROR AP12[TS2VALID] CI_MIVA_ERR
[FE_DEMOD1_TS_ERROR_TU] 12
AM13[TS2SYNC] /PCM_CE1 CI_MCLKI
FE_DEMOD1_TS_CLK AM13[PCMCEN]
[FE_DEMOD1_1_TS_CLK] 14 PCM_CE1
FE_DEMOD1_TS_SYNC AN11[TS0CLK]
[FE_DEMOD1_TS_SYNC] 15 AP9(TS0SYNC]
FE_DEMOD1_TS_VAL
[FE_DEMOD1_TS_VAL] 16 AN9[TS0VALID] EB_BE_NO
AT15[PCMIOWR] CI_IOWR
AR15PCMIORD]
EB_BE_N1
FE_DEMOD1_TS_DATA[0] 17 CI_IORD
FE_DEMOD1_TS_DATA[1] 18
FE_DEMOD1_TS_DATA[2] 19 EB_ADDR[0-14] CI_ADDR[0-14]
FE_DEMOD1_TS_DATA[3] 20 AU10-AR19 CI_ADDR[0-14]
FE_DEMOD1_TS_DATA [0- AP10~AM9
FE_DEMOD1_TS_DATA[4] 21 [TS0DATA[0-7] EB_DATA[0-7] CI_DATA[0-7]
7] EB_DATA[0-7]
FE_DEMOD1_TS_DATA[5] 22 AT13-AT18
FE_DEMOD1_TS_DATA[6] 23
FE_DEMOD1_TS_DATA[7] 24 AU11[PCMRST]
PCM_RESET
PCM_RESET
AT10[PCMWAIT] CAM_WAIT_N CAM_WAIT_N
CAM_REG_N
REG
AR14[PCMREG]
CAM_IREQ_N CAM_IREQ_N
AU20[PCMIRQA]
/EB_OE_N
AT21[PCMOEN] CI_OE
RF_SWITCH_CTL /EB_WE_N
A15 [GPIO159] AR11[[PCMWEN] CI_WE
[RF_SWITCH_CTL] 2 /TU_RESET1
A12 [GPIO62] TPI_CLK CI_TS_CLK
[/TU_RESET1_TU] 25 AN17[TS1CLK] TS_OUT_CLK
TPI_VAL CI_TS_VAL
AM17[TS1VALID] TS_OUT_VAL
IF_P ADC_I_INP TPI_SOP CI_TS_SYNC
AP1 [VIFP] AN16[TS1SYNC] TS_OUT_SYNC
[IF_P] 6 IF_N FILTER
ADC_I_INN
AP2 [VIFM] TPI_DATA[0-7] TPI_DATA[0-7]
[IF_N] 7 AN16~AP19
TUNER_SIF 33Ω TS_OUT[0-7]
AN2[SIFP] [TPI_DATA[0-7]]
[TU_SIF_TU] 8
TU_CVBS AM14~AM15 FE_DEMOD1_TS_DATA [0-7] CI_MDI[0-7]
[TU_CVBS_TU] 9 AE5[CVBS0] 33Ω TS_IN[0-7]
IF_AGC [TPO_DATA[0-7]]
[IF_AGC_TU] 3 AP3[IF_AGC]

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
7. Video/Audio In Block Diagram

Jack Side SoC


Side
JK3802
COMP1_Y COMP1_Y
[GIN1P]

COMP1_Pb COMP1_Pb
[BIN1P]

COMP1_Pr COMP1_Pr
[RIN1P]

AV1_CVBS_IN AV1_CVBS_IN
[CVBS1]

COMP1/AV1/DVI_L_IN COMP1/AV1/DVI_L_IN
[LINE_IN_0L]

COMP1/AV1/DVI_R_IN COMP1/AV1/DVI_R_IN
[LINE_IN_0R]

SCART
SC_CVBS_IN SC_CVBS_IN
[CVBS2]
LM15U
SC_FB/ID SC_FB/ID
[VSYNC0,HSYNC0]

SC_R/G/B SC_R/G/B
[RIN0P,GIN0P,BIN0P]

SC_L/R_IN SC_L/R_IN
[LINE_IN_1L,LINE_IN_1R]

DTV/MNT_V_OUT1 DTV/MNT_V_OUT
[CVBSOUT1]

DTV/MNT_L/R_OUT DTV/MNT_L/R_OUT
[LINE_IN_0L,LINE_IN_0R]

JK4600

Tuner TU_CVBS_TU TU_CVBS


[CVBS0]

TUNER_SIF, IF_P/N_TU TUNER_SIF, IF_P/N


[SIFP,VIFP/VIFM]

FE_DEMOD1/2_TS_ERROR,CLK,SYNC,VAL FE_DEMOD1/2_TS_ERROR,CLK,SYNC,VAL
[TS0CLK,TS0SYNC,TS0VALID]

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
8. Audio Out Block Diagram

SCART

SCART_L/Rout IC6000 DTV/MNT_L/R_OUT


[LINE_OUT_2L]
COMP1/AV1/DVI_L_IN AZ4580MTR LPF
[LINE_OUT_2R]
COMP1/AV1/DVI_R_IN [LINE_IN_0L] OP AMP
[LINE_IN_0R]
Mute CTRL
(TR)
JK3802 JK4600
DVB only

SCART_MUTE
SCART

SC_L_IN / SC_R_IN [LINE_IN_1L] AUD_LRCK


[I2S_OUT_WS]
[LINE_IN_1R]
AUD_LRCH
[I2S_OUT_SD] 4P WAFER
AUD_SCK
[I2S_OUT_BCK]
IC1200 LPF SPEAKER_L
DVB only I2C_SDA4
Audio AMP
JK4600 [DDCDC_DA/GPIO47]
NTP7515 LPF SPEAKER_R
[DDCDC_CK/GPIO46]
I2C_SCL4

[GPIO160] AMP_RESET_N

LM15U AMP_MUTE
Tuner

TUNER_SIF
TR BUF [SIFP]
IC3000
MICOM

SIDE_HP_MUTE

SPDIF_OUT
HEAD PHONE
[SPDIF_OUT]
[EARPHONE_OUT_L] HP_LOUT / HP_ROUT
[ EARPHONE_OUT_R] LPF
JK3401
JK3403

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
9. HDMI

DDC_SCL_1
DDC_SDA_1
TMDS Link 8bits

HDMI1&ARC

DDC_SCL_2

DDC_SDA_2

LM15U TMDS Link 8bits

HDMI_AR
C HDMI& ARC

CEC_REMOTE
DDC_SCL_3

DDC_SDA_3

TMDS Link 8bits

MHL_DET_LM15

HDMI3

X-Tal(X3000) RENESAS
32.768kHz MICOM(IC3000) Q3001
* TMDS Link 8bits = TMDS DATA 6bits(DATA0,1,2)+ TMDS CLK 2bits HDMI_CEC_MICO
M

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
10. USB / WIFI / M-REMOTE / UART

USB_DM1 USB1
[USB_DM] +5V_USB_1
[USB_DP] USB_DP
[GPIO162] 1
/USB_OCD1
[GPIO163]
USB_CTL
1 6A
USB_DM2 USB2
+5V_USB_2 DCDC USB2.
[USB2_DM]
USB_DP
[USB2_DP]
2
IC2305 0
[GPIO50]
/USB_OCD2
[GPIO51] USB_CTL
2

USB_DM3
[USB0_DM] USB3
USB_DP
LM15U [USB0_DP]
3
+5V_USB_3
SSUSB_RXP/SSUSB_RXN
[USB_SSRX]
SSUSB_TXP/SSUSB_TXN OCP
[USB_SSTX]
USB3.
IC4500
[GPIO14]
/USB_OCD3 0
[GPIO18] USB_CTL
3

WIFI_DM
[USB1_DM]
WIFI_DP
[USB1_DP]
WIFI Combo
M_RFModule_RESET
[GPIO57]

SOC_TX
[TX1]

[RX1]
SOC_RX RS232C_Debug(4P wafer)

RENESAS MICOM(IC3000)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Interconnection – sub PCB UF85 series)
49/55UF85
[PCBs]

1 Main PCB

2 7 1 2 PSU

3 T - CON

4 IR Jog Key ASSY


3
5 BT/Wifi Combo ASSY
6

5 4

BT/Wifi Combo ASSY IR Jog Key ASSY

To Main
Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Contents of Standard Repair Process
No. Error symptom (High category) Error symptom (Mid category) Page Remarks

1 No video/Normal audio 1

2 No video/No audio 2

3 A. Video error Picture broken/ Freezing 3

4 Color error 4
Vertical/Horizontal bar, residual image,
5 5
light spot, external device color error
6 No power 6
B. Power error Off when on, off while viewing, power
7 7
auto on/off
8 No audio/Normal video 8
C. Audio error
9 Wrecked audio/discontinuation/noise 9

10 Remote control & Local switch checking 10

11 MR15 operating checking 11

12 D. Function error
Wifi operating checking 12
13 Camera operating checking 13

14 External device recognition error 14

15 E. Noise Circuit noise, mechanical noise 15

16 F. Exterior error Exterior defect 16


First of all, Check whether there is SVC Bulletin in GCSC System for these model.
Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Standard Repair Process
Established
Error A. Video error date
symptom
No video/ Normal audio Revised date 1/16

First of all, Check whether all of cables between board is inserted properly or not.
(Main B/D↔ Power B/D, LVDS Cable, Speaker Cable, IR B/D Cable,,,)

☞A1 ☞A18
No video Normal Y Check Back Light Y Check Power Normal Y Replace T-con/Main
Normal audio On Board or module
audio On with naked eye Board voltage
24V, 12V,3.5V etc. And Adjust VCOM
N N N
Move to No
☞A18 Check Power Board 24V output Repair Power
video/No audio Board or parts

Replace Inverter
Normal Y
or module
voltage

End
N
Repair Power
Board or parts

※Precaution ☞A4 & A2


Always check & record S/W Version and White
Replace Main Board Re-enter White Balance value
Balance value before replacing the Main Board

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 1
Standard Repair Process

Established
Error A. Video error date
symptom
No video/ No audio Revised date 2/16

☞A18
Check various Check and
Normal Y
No Video/ voltages of Power replace
No audio Board ( 3.5V,12V, voltage?
MAIN B/D
24V…)
N End

Replace Power
Board and repair
parts

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 2
Standard Repair Process

Established
Error A. Video error date
symptom
Picture broken/ Freezing Revised date 3/16

. By using Digital signal level meter


☞ A3
. By using Diagnostics menu on OSD
Check RF Signal level ( Advanced→ Channels→ Channel Tuning→ Manual Tuning → Check the Signal )
- Signal strength (Normal : over 50%)
- Signal Quality (Normal: over 50%)

Y Check whether other equipments have problem or not.


Normal
(By connecting RF Cable at other equipment)
Signal?
→ DVD Player ,Set-Top-Box, Different maker TV etc`

N
☞ A4
Check RF Cable
Normal Y Check SVC N Check Y
Connection Close
1. Reconnection Picture? S/W Version Bulletin? Tuner soldering
2. Install Booster N
Y
N
S/W Upgrade
N Contact with signal distributor
Normal
Picture? or broadcaster (Cable or Air)
Normal N
Y Picture? Replace
Main B/D
Y
Close
Close

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 3
Standard Repair Process

Established
Error A. Video error date
symptom
Color error Revised date 4/16

☞A6 ☞ A7
※ Check and Y
Check color by input
replace Link
-External Input Y Y
Color Cable Color Color
-COMPONENT Replace Main B/D Replace module
error? (V by one) error? error?
-AV
and contact
-HDMI N N N
condition

Check error End


color input
mode

☞A8 Check
External Input/ External device Y
external
Check Test pattern Component /Cable Replace Main/T-con B/D
device and
error normal
cable
N

Request repair
for external
device/cable

Check external External device Y


HDMI device and /Cable Replace Main/T-con B/D
error cable normal

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 4
Standard Repair Process

A. Video error Established


Error date
symptom Vertical / Horizontal bar, residual image,
light spot, external device color error Revised date 5/16

Replace
Vertical/Horizontal bar, residual image, light spot Module
☞A6
☞ A7 N
Check color condition by input Check external
Check and
-External Input Screen Y device Y Screen N Screen
-Component Normal? replace Link Replace Main/T-con B/D
normal? connection normal? (adjust VCOM) normal?
-HDMI Cable
condition
N N For LGD panel Y
Y
Replace Main B/D
Replace Request repair End End
for external
☞A8 module
device
Check Test pattern
For other panel

External device screen error-Color error


Check screen
condition by input
-External Input External
Check S/W Version Check N
-Component Input Connect other external N
version
-HDMI/DVI error device and cable Screen Replace
(Check normal operation of normal? Main/T-con
Y External Input, Component, B/D
Component RGB and HDMI/DVI by
error Y
S/W Upgrade connecting Jig, pattern
Generator ,Set-top Box etc.
Request repair for
external device

Y
Connect other external
Normal N HDMI/
device and cable N
screen? DVI Screen Replace
(Check normal operation of
External Input, Component, normal? Main /T-con
Y RGB and HDMI/DVI by B/D
connecting Jig, pattern
Generator ,Set-top Box etc.
End

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 5
Standard Repair Process

Established
Error B. Power error date
symptom
No power Revised date 6/16

☞A17 ☞A18
DC Power on Replace
Check Power LED Y Normal N Check Power Y
by pressing Power Key OK? Power
Logo LED On? operation? On ‘”High”
On Remote control B/D
. Stand-By: Red or Turn On
N Y
. Operating: Turn Off
Check Power cord Replace Main B/D
was inserted properly
☞A18
N Measure voltage of each output of Power B/D
Normal?

Y
Y Y
※ Normal
voltage?
Replace Main B/D
Close Normal
Check ST-BY 3.5V
Y
voltage? N
☞A18 Replace Power B/D
N

Replace Power
B/D

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 6
Standard Repair Process

Established
Error B. Power error date
symptom
Off when on, off while viewing, power auto on/off Revised date 7/16

Check outlet

☞A19
N Y
Check A/C cord Error? Check Power Off CPU Normal? End
Replace Main B/D
Mode Abnormal

N
Check for all 3- phase
power out Y Abnormal Replace Power B/D
1

Fix A/C cord & Outlet ☞A18


and check each 3
(If Power Off mode is
phase out
not displayed) Normal Y
Replace Main B/D
Check Power B/D voltage?
voltage
N
※ Caution
Check and fix exterior Replace Power B/D
of Power B/D Part

Status Power off List Explanation


"POWEROFF_REMOTEKEY" Power off by REMOTE CONTROL
* Please refer to the all cases which "POWEROFF_OFFTIMER" Power off by OFF TIMER
can be displayed on power off mode. "POWEROFF_SLEEPTIMER" Power off by SLEEP TIMER
"POWEROFF_INSTOP" Power off by INSTOP KEY
"POWEROFF_AUTOOFF" Power off by AUTO OFF
Normal "POWEROFF_ONTIMER" Power off by ON TIMER
"POWEROFF_RS232C" Power off by RS232C
"POWEROFF_RESREC" Power off by Reservated Record
"POWEROFF_RECEND" Power off by End of Recording
"POWEROFF_SWDOWN" Power off by S/W Download
"POWEROFF_UNKNOWN" Power off by unknown status except listed case
"POWEROFF_ABNORMAL1" Power off by abnormal status except CPU trouble
Abnormal
"POWEROFF_CPUABNORMAL" Power off by CPU Abnormal

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 7
Standard Repair Process

Established
Error C. Audio error date
symptom
No audio/ Normal video Revised date 8/16

☞A20 ☞A21+A18
Check user N Check audio B+ Y
No audio Normal
menu > Off 24V of Power
Screen normal voltage
Speaker off Board
Y N

Cancel OFF Replace Power Board and repair parts

Check N
Disconnection Replace MAIN Board End
Speaker
disconnection
Y

Replace Speaker

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 8
Standard Repair Process

Established
Error C. Audio error date
symptom
Wrecked audio/ discontinuation/noise Revised date 9/16

→ abnormal audio/discontinuation/noise is same after “Check input signal” compared to No audio

Wrecked audio/
☞A21+A18
Check and replace
Discontinuation/ Check audio
speaker and
Noise for B+ Voltage (24V)
connector
Check input all audio
signal Y Y
Signal
-RF
normal? Wrecked audio/
-External Input Normal
signal Discontinuation/
N Replace Main B/D voltage?
Noise only
for D-TV
N
Wrecked audio/
Discontinuation/
Replace Power B/D
Noise only
for Analog
(When RF signal is not
received)
Request repair to external Wrecked audio/ Replace Main B/D End
cable/ANT provider Discontinuation/
Noise only
for External Input
(In case of N
External Input Connect and check Normal
signal error) other external audio?
Check and fix device
external device Y

Check and fix external device

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 9
Standard Repair Process

D. Function error Established


Error date
symptom
Remote control & Local switch checking Revised date 10/16

1. Remote control(R/C) operating error Replace


Main B/D
☞A22 ☞A22 ☞A22
Check & Repair N Y Y
Check R/C itself Normal Y Normal Check B+ 3.5V Normal Check IR Normal
operating? Cable connection operating? Voltage? Signal?
Operation On Main B/D Output signal
Connector solder
N
Y N N
☞A18
Check R/C Operating Check & Replace Close Check 3.5v on Power B/D Repair/Replace
When turn off light Baterry of R/C Replace Power B/D or IR B/D
in room Replace Main B/D
(Power B/D don’t have problem)
If R/C operate, Normal
Explain the customer operating?
cause is interference Y
Close
from light in room. N

Replace R/C

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 10
Standard Repair Process

D. Function error Established


Error date
symptom
MR13 operating checking Revised date 11/16

2. MR15(Magic Remocon) operating error


☞A4
Check the N Check MR15
RF Receiver ver Normal Y Press the Is show ok N Turn off/on the set
INSTART menu is “00.00”? itself Operation operating? and press the
wheel message?
wheel
N
Y
Y
☞A23
Check & Replace Close
Check & Repair Battery of MR15
RF assy
connection

Normal Y
☞A4 operating? Close
Is show ok N Press the back key
RF Receiver ver N message? about 5sec
Close N
is “00.00”?
Y
Replace
MR13
Y Close

Down load the Firmware


* If you conduct the loop at 3times, change the M4.
* INSTART MENU14.RF
Remocon Test3. Firmware
download

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 11
Standard Repair Process

D. Function error Established


Error date
symptom
Wifi operating checking Revised date 12/16

3.Wifi operating error

☞A4 ☞A24
Check the Wi-Fi Mac value N Check the Wifi wafer Normal N Replace
INSTART menu is “NG”? Voltage?
1pin Main B/D

Y
☞A24 Y

Check & Repair Close


Wifi cable
connection

☞A4
Wi-Fi Mac value N
is “NG”? Close

Change the Wifi


assy

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 12
Standard Repair Process

D. Function error Established


Error date
symptom
Camera operating checking Revised date 13/16

4.Camera operating error

☞A4 ☞A25
Check the Camera Ver. N Reconnect the Normal N Replace
INSTART menu is “NULL”? operation?
Camera module Main B/D

Y
Y

Close
Change the
Camera module

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 13
Standard Repair Process

Established
Error D. Function error date
symptom
External device recognition error Revised date 14/16

Y Check technical
Check External Input and
Signal information Technical N
input Component Replace Main B/D
input? - Fix information information?
Recognition error
signal
- S/W Version
N Y

HDMI/
Check and fix DVI, Optical
Fix in Replace Main B/D
external device/cable Recognition error
accordance
with technical
information

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 14
Standard Repair Process

Established
Error E. Noise date
symptom
Circuit noise, mechanical noise Revised date 15/16

Identify Check
Circuit
nose location of Replace PSU
noise
type noise

Mechanical Check location of


noise noise

※ When the nose is severe, replace the module


(For models with fix information, upgrade the
S/W or provide the description)
※ Mechanical noise is a natural OR
phenomenon, and apply the 1st level ※ If there is a “Tak Tak” noise from the
description. When the customer does not cabinet, refer to the KMS fix information and
agree, apply the process by stage. then proceed as shown in the solution manual
※ Describe the basis of the description OR
(For models without any fix information,
in “Part related to nose” in the Owner’s provide the description)
Manual.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 15
Standard Repair Process

Established
Error F. Exterior defect date
symptom
Exterior defect Revised date 16/16

Zoom part with Module


Replace module
exterior damage damage

Cabinet
Replace cabinet
damage

Remote
controller Replace remote controller
damage

Stand
Replace stand
dent

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes 16
Contents of Standard Repair Process Detail Technical Manual

No. Error symptom Content Page Remarks


1 A. Video error_ No video/Normal Check LCD back light with naked eye A1
2 audio Check White Balance value A2

TUNER input signal strength checking


4 A3
method
A. Video error_ video error /Video
5 lag/stop TV Version checking method A4
6 Tuner Checking Part A5
A. Video error _Vertical/Horizontal bar,
7 TV connection diagram A6
residual image, light spot
Check Link Cable (EPI) reconnection
8 A7
A. Video error_ Color error condition
9 Adjustment Test pattern - ADJ Key A8
10 Exchange Main Board (1) A-1/5
11 Exchange Main Board (2) A-2/5
<Appendix>
12 Defected Type caused by T-Con/ Exchange Power Board (PSU) A-3/5
Inverter/ Module
13 Exchange Module (1) A-4/5
14 Exchange Module (2) A-5/5

Continue to the next page

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Contents of Standard Repair Process Detail Technical Manual

No. Error symptom Content Page Remarks


16 Check front display LED A17
B. Power error_ No power
17 Check power input Voltage & ST-BY 3.5V A18
B. Power error_Off when on, off
18 POWER OFF MODE checking method A19
while viewing
Checking method in menu when there is
19 A20
C. Audio error_ No audio/Normal no audio
video Voltage and speaker checking method
20 A21
when there is no audio
Remote controller operation checking
21 A22
method
Motion Remote operation checking
22 D. Function error A23
method
23 Wifi operation checking method A24
24 Camera operation checking method A25 Not Used
25 E. Etc Tool option changing method A26

Continued from previous page

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes
Standard Repair Process Detail Technical Manual
Established
Error symptom A. Video error_No video/Normal audio date
Revised
Content Check LCD back light with naked eye A1
date

After turning on the power and disassembling the case, check with the naked eye,
whether you can see light from locations.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A1
Standard Repair Process Detail Technical Manual
Established
Error symptom A. Video error_No video/Normal audio date
Revised
Content Check White Balance value A2
date

<ALL MODELS>

Entry
Entrymethod
method

1.1.Press
Pressthe
theADJ
ADJbutton
buttonononthe
theremote
remotecontroller
controllerforforadjustment.
adjustment.

2.2.Enter
Enterinto
intoWhite
WhiteBalance
Balanceofofitem
item6.10.

3.3.After
Afterrecording
recordingthe
theR,R,G,G,B B(GAIN,
(GAIN,Cut)
Cut)value
valueofofColor
ColorTemp
Temp
(Cool/Medium/Warm),
(Cool/Medium/Warm),re-enterre-enterthe
thevalue
valueafter
afterreplacing
replacingthe
theMAIN
MAINBOARD.
BOARD.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A2
Standard Repair Process Detail Technical Manual
Error symptom Established
A. Video error_Video error, video lag/stop date
TUNER input signal strength checking method Revised
Content date A3

<ALL MODELS>

Advanced Channels  Channel Tuning


Manual Tuning

When the signal is strong,


use the attenuator (-10dB, -
15dB, -20dB etc.)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A3
Standard Repair Process Detail Technical Manual
Established
Error symptom A. Video error_Video error, video lag/stop date
TV Version checking method Revised
Content date A4

<ALL MODELS> 1. Checking method for remote controller for adjustment

Version

Press the IN-START with the remote


controller for adjustment

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A4
Standard Repair Process Detail Technical Manual
Error symptom A. Video error_Video error, video lag/stop Established
date
Revised
Content TUNER checking part A5
date

<ALL MODELS>

Checking method:
1. Check the signal strength or check whether the screen is normal when the external device is connected.
2. After measuring each voltage from power supply, finally replace the MAIN BOARD.
3. If you can`t see the UHD live TV, please connect signal at left side of jack. (Korea model only)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A5
Standard Repair Process Detail Technical Manual
Error symptom A. Video error _Vertical/Horizontal bar, Established
residual image, light spot date
Revised
Content TV connection diagram (1) date A6

<ALL MODELS>

As the part connecting to the external input, check


the screen condition by signal

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A6
Standard Repair Process Detail Technical Manual
Established
Error symptom A. Video error_Color error date
Revised
Content Check Link Cable(VX1) reconnection condition date A7

<ALL MODELS>

Check the contact condition of the Link Cable, especially dust or mis insertion.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A7
Standard Repair Process Detail Technical Manual
Error symptom A. Video error_Color error Established
date
Adjustment Test pattern - ADJ Key Revised
Content date A8

You can view 6 types of patterns using the ADJ Key

Checking item : 1. Defective pixel 2. Residual image 3. MODULE error (ADD-BAR,SCAN BAR..)
4.Video error (Classification of MODULE or Main-B/D!)

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A8
Appendix : Exchange Main Board (1)

Solder defect, CNT Broken Solder defect, CNT Broken Solder defect, CNT Broken

Solder defect, CNT Broken T-Con


T-Con Defect,
Defect,
Solder
T-Con CNT
CNT
defect,CNT
Defect, Broken
Broken
CNTBroken
Broken Abnormal Power Section

Solder defect, Short/Crack Abnormal Power Section Solder defect, Short/Crack

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
A - 1/5
Only for training and service purposes
Appendix : Exchange Main Board (2)

Abnormal Power Section Abnormal Power Section Solder defect, Short/Crack

Solder defect, Short/Crack Fuse Open, Abnormal power section Abnormal Display

GRADATION Noise GRADATION


Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
A - 2/5
Only for training and service purposes
Appendix : Exchange Power Board (PSU)

No Light Dim Light

Dim Light Dim Light

No picture/Sound Ok
Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
A - 3/5
Only for training and service purposes
Appendix : Exchange the Module (1)

Panel Mura, Light leakage Panel Mura, Light leakage Press damage

Crosstalk Press damage Crosstalk

Un-repairable Cases
In this case please exchange the module.

Press damage
Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
A - 4/5
Only for training and service purposes
Appendix : Exchange the Module (2)

Vertical Block Vertical Line Vertical Block


Source TAB IC Defect Source TAB IC Defect Source TAB IC Defect

Horizontal
TAB ICBlock
Horizontal Block Horizontal line
Gate Defect Gate TAB IC Defect
Gate TAB IC Defect Gate TAB IC Defect Gate TAB IC Defect

Un-repairable Cases
In this case please exchange the module.

Horizontal Block
Gate TAB IC Defect
Gate TAB IC Defect

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
A - 5/5
Only for training and service purposes
Standard Repair Process Detail Technical Manual
Error symptom B. Power error _No power Established
date
Revised
Content Check power input voltage and ST-BY 3.5V A18
date

Check the DC 24V, 12V, 3.5V.

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A18
Standard Repair Process Detail Technical Manual
Error symptom B. Power error _Off when on, off whiling viewing Established
date
Revised
Content POWER OFF MODE checking method date A19

<ALL MODELS>

Entry method

1. Press the IN-START button of the remote


controller for adjustment

2. Check the entry into adjustment item 3


Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A19
Standard Repair Process Detail Technical Manual
Error symptom C. Audio error_No audio/Normal video Established
date
Revised
Content Checking method in menu when there is no audio date A20

<ALL MODELS>

Checking method
1. Press the Setting button on the remote controller
2. Select the Sound function of the Menu
3. Select the Sound Out
4. Select TV Speaker

Copyright ⓒ 2015 LG Electronics. Inc. All right reserved. LGE Internal Use Only
Only for training and service purposes A20

You might also like