You are on page 1of 83

1 2 3 4 5 6 7 8 9

A Thyme Main Board V04 PCI


REQ#/GNT# Version history
A

PAGE CONTENTS PAGE CONTENTS REQ0 PCIC Ver Date Change Page
01 MENU 41 VGA(MOBILITY-M) -3 REQ1 G4 00.09.06 FIRST VERSION
02 EMI RC 42 S-OUT REQ2 MINIPCI G4 00.09.13 P10,34,55 EC1132001742
03 DOCKING/LAN CN 43 BLANK REQ3 VGA G4 00.09.18 P10 EC1132001774
04 Status Switch Board I/F 44 CARDBUS CTRL(OZ711E1) -1
05 FDD,PRINTER PULL UP 45 CARDBUS CTRL(OZ711E1) -2 PCI (ID) SEL
B ALLOCATION B
06 HDD,Pointing CN 46 CARDBUS POWER
AD11 BANISTER
07 Bay CN 47 BLANK
AD12
08 APPLICATION SW 48 BLANK
AD13
09 INTR KB CN 49 IDSEL-QSW / SMBUS Selector
AD14
10 USB HUB ,POW ,CN 50 BLANK
AD15
11 RESET/IrDA 51 SUPER I/O
12 DIMM SLOT 52 AC97CODEC(STAC9757)
AD18 BANISTER
13 AUDIO CN 53 AUDIO AMP(3V)
AD24
C 14 MINI PCI 54 AUDIO MISC C
AD26 PCIC
15 PCMCIA SLOT 55 LOGIC
AD27
16 DEBUG CN 56 RING -1
AD28
17 FingerPrintCN 57 RING -2
AD29 MINI PCI
18 Coppermine-1 58 KBC
AD30
19 Coppermine-2 59 BIOS ROM,MISK
AD31 VGA 特記事

20 PASSCON for Coppermine 60 RS232C DRV ゙トーオイ1 )
゙電 源用

方向)
゙トーは ソ通

0許
カ可さ
4(れ

-い
nる、
Li原

1方
p向

511BR
21 BLANK 61 RSMRST#,PWR_RTC,LLB#,RSTSW#
PCIINT#   以外
に 任


1角


向追

を追加


する

D 22 SideBand Signals Pullup 62 BLANK で共
は0通

04で
角あ

4-度

 選-L必




1可



5あ



度1。

B(

R D
PCIINT0 PCIC-A に)接 1続 (さ 6れ 2て Lい ,る
)ノ
1ー
(ド5の
2配L線,直)下
1層(42L,)1(2 3) 2L
23 BANISTER -1 63 BLANK   ∼電 源

まで

間に

電源部
以外




ンは
配線



する

PCIINT1 PCIC-B 層を

れた
1場

は 、
Dこ

の 但


り、

N直 は





。G
24 BANISTER -2 64 BLANK
PCIINT2 VGA / (MINI PCI) おタよ
スび
の゙)接シ1続ン(さの
ラ6れPト2るOLS,)1(52L,)1(42L,)1(3 3) 2L
25 BANISTER -3 65 TEMP SENSOR,FAN CONTROL は

゙能

ト限
ーり

オ一
イ面

゙てタ表層
3を T使 用
Lし 0配 線
31SRBM,04-L151BR
PCIINT3 USB / (MINI PCI)   を

施す るこ


 こ


うな


により


約の





を集

でき


26 BANISTER Strap Options 66 POWER / TOP PAGE z



27 SPEED STEP (Geyserville SCL) 67 POWER / CPUCORE 2SK3019 TP0610T HSM2838C BSMCLK,_PUは
D/3 D/3 3
K[hす
GND1で




28 VID CONTROL 68 POWER / 3VSTD,5VSUS
29 BLANK 69 POWER / CHARGER
配線幅


30 BLANK 70 POWER / LDO_SYSTEM 関
6連6部
e分
g抜a粋P)
-1egaP(
E E
- P W R _ 5 V U SB0,PWR_5VUSB1 1.5mm
31 SDRAM DUMPING 71 POWER / LDO_AUDIO,IR - P W R _ E X D C I N,PWR_INTDCIN,PWR_DCIN 3mm
32 PLL 72 POWER / LDO_PMU,VAVR,VREF1.2 G/1 S/2 G/1 S/2 1 2 - P WR_LCD 1.5mm
-PWR_BAY 2mm
33 BLANK 73 POWER / DCIN CN - P W R _ C ARD0,PWR_CARD1 1.5mm
34 PULL UP for PCI/ISA 74 POWER / BATTERY CN - P W R _ C A RDP0,PWR_CARDP1 1mm
LM45CIM 1SS226 2SC2412K 端))子
端 0子
1(配
434線
配 M線M-,
35 BAY Q-SW, IDE PULL-UP 75 POWER / SUBBATTERY 1mm
3 3 C/3
36 BLANK 76 POWER / PWR_1,2 - P W R _ V R EFGTL 1mm
-PWR_CPUBUS M8∼M9間 @1mm
37 BAY ID 77 POWER / SWITCH それ


は、内


割指

38 LCD Dunping 78 POWER / PMU - P WR_VGA 1.5mm
F - P WR_AUD 1.5mm F
E/2 -PWR_FAN,Q17(4)端子配線 0.
39 VGA(MOBILITY-M) -1 79 POWER / AmMeter 1 2 1 2 B/1 5mm
40 VGA(MOBILITY-M) -2 80 POWER / VolMeter が
限界

Aす

。3.個 0は1アイ゙ハ幅 とすニ指る
m定




ミmの


1は


A低


1

81 POWER / ACOn,BtIn
82 POWER / Scont
83 POWER / Reserved DTC144EEA DAP202K

C/3 3

TITLE
G Thyme Main Board 04 G

B/1 E/2 1 2 DRAW. No. CAST


C1CP052610-X4
Rev. ATED Design Apr. Descripton SHEET
MENU Design 2000.09.18 Tanaka Check Fuchida Apr. Fukuda FFUUJJIITTSS UU LTD.
LTD. 1 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

PWR_3VMAIN PWR_5VMAIN PWR_3VMAIN PWR_3VSUS PWR_5VSUS P W R _ CPUCORE P W R _ MINIPCI3 P W R _CPUCORE

1
560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V
C818

C819

C820

C821

C822

C823

C824

C827

C828

C829

C830
2

2
C C

PWR_5VSUS PWR_3VSUS PWR_5VSUS PWR_3VMAIN PWR_5VSUS PWR_5VMAIN P W R _ MINIPCI3 PWR_3VMAIN

2
560pF 25V

560pF 25V

560pF 25V

560pF 25V

560pF 25V
C832

C834

C839

C844

C845
1

1
D D
PWR_5VMAIN PWR_3VSUS PWR_5VSUS PWR_5VSUS PWR_5VSUS P W R _MINIPCI3 PWR_3VSUS PWR_1 P W R _ CHARGEIN

2
R800 R801 R802 R803 R804

2
1 0 1/16W 5% 1 0 1/16W 5% 1 0 1/16W 5% 1 0 1/16W 5% r 1 0 1/16W 5%

560pF 25V

560pF 25V
C846

C848
1

1









ド電



/て
し発




プレ





接続





もの



1
C800 C801 C802 C803 C804







のよ





であ






トと





コン






する




る 560pF 25V 560pF 25V 560pF 25V 560pF 25V r 560pF 25V






ック




また




場合




ロッ




近く




ンサ




るこ

2
E E







トに






、未






てい

。 GND1 GND1 GND1 GND1 GND1 RESERVE


K号
LC

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
EMI RC Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 2 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9
PWR_EXDCIN
X※
AM
3A


Nじ
I配
C線
D条

Xで
E引
_く
Rこ
Wと


PDNICDXE_RWP FL1
<FILTER>
P W R_EXDCIND 2 1
A A
BLM41P600S

PWR_5VMAIN PWR_5VMAIN PWR_5VUSB1 PWR_5VMAIN

CN1A CN1B

PC1 PC3 26 76
DCIN DCIN 5,51 PINIT# PINIT# PRD2 PRD2 5,51
27 77
5,51 PSLIN# PSLIN# PRD3 PRD3 5,51
1 51 28 78
GND1 GND1 5,51 PRD4 PRD4 PRD5 PRD5 5,51
B B
2 52 29 79
SYSDET1 PRPATCH#2 5,51 PRD6 PRD6 PRD7 PRD7 5,51
3 53 30 80
GND1 GND1 5,51 PACK# PACK# PBUSY PBUSY 5,51
4 54 5,51 PPE 31 81
N.C N.C PPE PSLCT PSLCT 5,51
5 55 32 82
N.C N.C VGAGND VGAGND
6 56 33 83
5,51 FSIDE# FSIDE# FDATCH# FDATCH# 57 4,41 VGAB VGAB DDCCLK DDCCLK 4,41
7 57 34 84
GND1 GND1 4,41 VGAG VGAG DDCDATA DDCDATA 4,41
8 58 35 85
5,51 FRDDT# FRDDT# FWD# FWD# 5,51 4,41 VGAR VGAR VGAVS VGAVS 4,41
9 59 36 86
GND1 GND1 VGAGND VGAHS VGAHS 4,41
C 10 60 37 87 C
56 FMODE# FMODE# FDSELO# FDSELO# 57 USBVCC0 USBVCC0
11 61 38 88
5,51 FINDEX# FINDEX# FWP# FWP# 5,51 10 USBHP1- USB0- USB0+ USBHP1+ 10
12 62 39 89
5VMAIN 5VMAIN USBGND USBGND
13 63 40 90
5,51 FTRK0# FTRK0# FWG# FWG# 5,51 58 KDATA KDATA MDATA KMDATA 58
14 64 41 91
GND1 GND1 58 KCLOCK KCLOCK MCLK KMCLOCK 58
15 65 42 92
5,51 FSTEP# FSTEP# FDIR# FDIR# 5,51 5VMAIN 5VMAIN
16 66 43 93
5,51 FMOTOR# FMOTOR# FDCHG# FDCHG# 5,51 N.C N.C
17 67 44 94
GND1 GND1 N.C N.C
D 18 68 LANRXD- 45 95 LANTXD- D
RIA DTRA DTRA 60 LANRXD- LANTXD-
60 RIA
19 69 LANRXD+ 46 96 LANTXD+
CTSA SOUTA# SOUTA# 60 LANRXD+ LANTXD+
60 CTSA
20 70 47 97
60 RTSA RTSA SINA# SINA# 60 N.C N.C
21 71 48 98
DSRA DCDA DCDA 60 N.C N.C
60 DSRA
22 72 49 99
GND1 GND1 PRPATCH#1 SYSDET#2
23 73 50 100
GND1 PSTB# PSTB# 5,51 GND1 GND1
24 74
5,51 PAFD# PAFD# PRD0 PRD0 5,51
25 75 PC2 PC4
PPERR# PRD1 PRD1 5,51 DCIN1RTN DCIN1RTN
5,51 PPERR# X※
AM X※
AM
E 3A 3A E
P-R_CN_TH P-R_CN_TH

GND1 GND1 GND1 GND1

CN2

)-D、
XRNAL,+DXRNAL,-D注
XTN)
A信
LN,A+L号
DXT線
NAL( 1 LANTXD+
LANTXD+ - LANTXD- , LANRXD+ - LANRXD- をそれぞれ TX+



 そ対

Dで
配線
Xし、
対 Rの距

,は、

D低

線X距


T 2 LANTXD-
TX-
 5倍
の距
離を
離す
こと

3 LANRXD+
F  
また、
この
4本

通し
てい

上 下2
層は

線領域



方向
に RX+ F
とす

。ア 3
リmを
内層
ク 4 LANRXD-
RX-
でガ




1 ド


1す


Dる


Dこ


Nと



NをはG、
G

mよ


ル配
m線


ー3も

ホめ

゙本

ル号

トの
スー 

゙但し、
カ LAN-RJ
 以内
は、
絶縁


離下


して
確m保し、


なmる



も3


離に
なっ

はな




 但し、
例外条
件と
し て
、上
下3層

は本

号と完


直行



場 合
のみ

の信
号線
の布
線を 許
可す

。(必


低限


える

  こ
と)

)コNC_R-P注)PWR_EXDCIND (FL1 -

出タし

クは
ネ間

幅、ンータ゚以各上



ハ計m6
ル個


mき
ー出


3ホ続 ル。 ス最
3NICDXEへ 接 す
_る

1とRLW 短



G 幅


ン線

ーる

タと


゚上


m求
ハmは PF
  TITLE
G



。 Thyme Main Board 04
DRAW. No. CAST
C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
DOCKING/LAN CONNECTOR Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 3 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

0730
C N 3 ( 2 ) - L C D G 0 , C N 3 ( 3 ) - L C D G 1 , C N 3 ( 4)-LCDG2,CN3(5)-LCDG3削除
C N 3 ( 6 ) - L C D G 4 , C N 3 ( 7 ) - L C DG5削除
C N 3 ( 9 ) - L C D B 0 , C N 3 ( 1 0 ) - L C D B 1 , C N 3 ( 11)-LCDB2,CN3(12)-LCDB3削除
A C N 3 ( 1 3 ) - L C D B 4 , C N 3 ( 1 4 ) - LCDB5削除 A
C N 3 ( 1 6 ) - L C D S C L K , C N 3 ( 7 5 ) - LCDVSYNC削除 0727
C N 3 ( 1 0 1 ) - P W R _ M I N I P C I 3接続
PWR_5VMAIN C N 3 ( 7 6 ) - L C D H S Y N C , C N 3 ( 7 7 )-LCDDE削除
C N 3 ( 2 , 3 , 4 , 5 , 6 , 7 , 9 , 1 0 , 1 1 , 1 2 , 1 3 , 14,16,75,76,77)-GND1接続 P W R _ MINIPCI3

PWR_LCD

PWR_3VSTD

CN3-1 CN3-2
B B
1 61 31 91
GND1 GND1 PMU_LED SWE#
P W R _INTDCIN 2 62 32 92
LCDG0 LVDSC+ LVDSC+ 38 55,56,59 LCDCL# LCDCL# SUSSW#
3 63 33 93
LCDG1 LVDSC- LVDSC- 38 57,78 MAINON# NC SECURITY#
4 64 34 94
LCDG2 GND1 3VSTD 3VSTD
5 65 35 95
LCDG3 LVDS2+ LVDS2+ 38 10 USBHP3+ USBHP3+ USBHP3- USBHP3- 10
6 66 36 96
LCDG4 LVDS2- LVDS2- 38 GND1 GND1
7 67 37 97
LCDG5 GND1 24 BLUERI BLUERI BLUEEXIST# BLUEEXIST# 10,24
8 68 38 98
GND1 LVDS1+ LVDS1+ 38 NC RSMRST# RSMRST# 24,55,61
C 9 69 39 99 C
LCDB0 LVDS1- LVDS1- 38 57 BLUEGPOA BLUEGPOA BLUEGPOB BLUEGPOB 56
10 70 40 100
LCDB1 GND1 56 BLUEONKICK BLUEONKICK BLUEDTCKICK B L UEDTCKICK 56
11 71 41 101
LCDB2 LVDS0+ LVDS0+ 38 BT32KCLK NC
12 72 42 102
LCDB3 LVDS0- LVDS0- 38 NC NC
13 73 43 103
LCDB4 GND1 78 P M U_SLCDC0 SLCDC0 SLCDC1 P M U_SLCDC1 78
14 74 44 104
LCDB5 GND1 78 P M U_SLCDC2 SLCDC2 SLCDS0 PMU_SLCDS0 78
15 75 45 105
GND1 LCDVSYNC 78 PMU_SLCDS1 SLCDS1 SLCDS2 PMU_SLCDS2 78
16 76 46 106
LCDSCLK LCDHSYNC 78 PMU_SLCDS3 SLCDS3 SLCDS4 PMU_SLCDS4 78
D 17 77 47 107 D
GND1 LCDDE 78 PMU_SLCDS5 SLCDS5 SLCDS6 PMU_SLCDS6 78
18 78 48 108
LCDVCC LCDVCC 78 PMU_SLCDS7 SLCDS7 SLCDS8 PMU_SLCDS8 78
19 79 49 109
56 LCDID3 LCDID3 LCDID4 LCDID4 56 14 PHS_LED# NC NC PHS_ON 14
20 80 PWR_2 50 110
5VMAIN 5VMAIN 56 EBLEN EBLEN BKLVOL BKLVOL 56
21 81 51 111
3,41 VGAHS VGAHS VGAVS VGAVS 3,41 POW2 POW2
22 82 52 112
GND1 GND1 NC NC
23 83 53 113
3,41 VGAR VGAR VGAGND DCIN GND1
24 84 54 114
3,41 VGAG VGAG DDCDATA DDCDATA 3,41 DCIN GND1
E 25 85 55 115 E
3,41 VGAB VGAB DDCCLK DDCCLK 3,41 DCIN GND1
26 86 56 116
39,43 VENPVEE VENPVEE GND1 DCIN GND1
27 87 57 117
INTMIC_RTN INTMIC_IN DCIN GND1
28 88 58 118
GND1 GND1 DCIN GND1
29 89 59 119
54 INTMIC_IN SWA# SWC# DCIN GND1
30 90 60 120
54 I N TMIC_RTN SWB# SWD# DCIN GND1

ThStSwCN ThStSwCN

F F

GND1 GND_AUD GND1


GND1 GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Status Switch Board CN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 4 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_5VMAIN
RM1 PWR_5V669
A ARRAY A
関Y連
PP信
POUL号
LFLの
UP 1 8
)967N上 7記
3の
C集
D合
F抵
(抗
Oお
/よ
Iび
R抵
E抗
Pは
US 2 7 FTRK0# 3,51

近くに


配線



と。 3 6 RM2
FWP# 3,51
F L O P PY control signals 4 5 ARRAY PRD[0:7] 3,51
9 10
A b o v e r e g i s t e r array and register must be placed near 1 K x 4 1/32W 5% FRDDT# 3,51
s u p e r I / O c h i p ( F D C37N769) and routed with short trace from it. 1 PRD1
FDCHG# 3,51
R1 2 PRD0
2 1 FINDEX# 3,51 3 PRD6

1 0 K 1/16W 5% 4 PRD4

B 5 PRD7 B
6 PRD5

7 PRD3

8 PRD2

1 0 K x 8 1/20W 5%

RM3
ARRAY
9 10
C PWR_5VMAIN 1 C

RM4 3

ARRAY 4 PPE 3,51


9 10
5
1 PACK# 3,51
FDIR# 3,51 6
PPERR# 3,51
2 FWD# 3,51 7 PBUSY 3,51
3 FWG# 3,51 8 PSLCT 3,51
4 FMOTOR# 3,51
D D
5 FSIDE# 3,51 1 0 K x 8 1/20W 5%
6

7
RM5
8 ARRAY
FSTEP# 3,51
1 8 PSTB# 3,51
2 7 PAFD# 3,51
6 8 0 x 8 1/20W 5% 3 6 PINIT# 3,51
4 5 PSLIN# 3,51

4 . 7 K x 4 1/32W 5%
E E

L連
LE信
RPAU号
RLALの
PUP

PWR_5VMAIN PWR_5V669 TP1


1
D1
2 1
F 5V669 F

RB521S-30

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
FDD,PRINTER PULL UP Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 5 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

可゚フッワスン゚間
ヒルーュ゙シこ

で モ

23,35 PDD[0:15] PDD[0:15] RM6 BPDD[0:15] 35
ARRAY
PDD3 BPDD3 CN4
1 8
A PDD2 2 7 BPDD2 PWR_5VMAIN A
PDD1 3 6 BPDD1 1
PDD0 4 5 BPDD0 FL2 35,57 IDERST# 2 RSTDRV#
GND1
<FILTER> 35 BPDD[0:15] BPDD[0:15] 3
GND1
2 2 x 4 1/32W 5% CN5 1 1 2 BPDD7 4
RM7 1 2 BPDD8 5 BPDD7
2 3 BPDD6 6 BPDD8
ARRAY B L M11A121S
3 4 BPDD9 7 BPDD6
PDD4 1 8 BPDD4 4 5 BPDD5 8 BPDD9
5 KGPDATA 58 BPDD5
PDD5 2 7 BPDD5 6 BPDD10 9
6 KGPCLOCK 58 BPDD10
PDD6 3 6 BPDD6 BPDD4 10
PDD7 4 5 BPDD7 BPDD11 11 BPDD4
P O INTING CN 12 BPDD11
BPDD3 13 GND1
2 2 x 4 1/32W 5%
BPDD12 BPDD3
14
BPDD12

2
RM8 BPDD2 15

r 47pF 25V

r 47pF 25V
PDD15 4 5 BPDD15 BPDD13 16 BPDD2
B BPDD13 B
PDD10 3 6 BPDD10 BPDD1 17

C36

C37
PDD9 2 7 BPDD9 BPDD14 18 BPDD1

1
PDD8 BPDD8 BPDD0 BPDD14
1 8 19
BPDD15 20 BPDD0
BPDD15

2
Reserve 21
ARR A Y
C38 PWR_5VMAIN 22 GND1
2 2 x 4 1/32W 5% 23 GND1
0.1uF 16V 35 BPDDREQ BPDDREQ
24

1
GND1

5.6K 1/16W 5%
R2
RM9 25
BPDIOW# GND1

1
PDD13 4 5 BPDD13 ※ 26
BPDIOW#

2
PDD11 3 6 BPDD11 27
GND1

1
PDD14 2 7 BPDD14 28
GND1

10K 1/16W 5%

10K 1/16W 5%

10K 1/16W 5%
PDD12 1 8 BPDD12 GND1 BPDIOR# 29
30 BPDIOR#
31 GND1

2
R5
GND1

ARR A Y
BPDIORDY 32

1
C 2 2 x 4 1/32W 5% 33 BPDIORDY C

2
GND1 GND1
34

R3

R4
35 GND1
23,35 PDDACK# PDDACK#
36
RM10 37 GND1
24,35,60 IRQ14 IRQ14
23 PDA[0:2] PDA[0:2] BPDA[0:2] 35 BPDA[0:2] BPDA[0:2] BPDA1 38
IOCS16#
可゚フッワスン゚間
ヒルーュ゙シこ

で モ
の BPDA[0:2] 35 39
BPDA1
ARRAY 40
35 BPDIAG# PDIAG#
BPDA0 41
1 8 BPDCS3# BPDA2 42 BPDA0
23 PDCS3# PDA2 2 7 BPDA2 Q1 BPDCS1# 43 BPDA2
BPDCS1# 2SK3019 BPDCS3# BPDCS1#
3 6 D2 44
PDCS1# 23 BPDCS3#
PDA0 4 5 BPDA0 1 2 2 3 45
35,57 BAYLMP1# HDDLED#
46
1 0 x 4 1/32W 5% 47 GND1
1SS400 48 5VMAIN
D GND1 D
49

1
DASPON 50 5VMAIN
RM11 51 GND1
52 5VMAIN
ARRAY 57 HDDLED# GND1
53
PWR_5VMAIN 5VMAIN
8 1 54
SPDCS3# 35 GND1
7 2 55
23 PDDREQ BPDDREQ 35 5VMAIN
6 3 FL75 56
SPDCS1# 35 GND1

r 2200pF 25V
PDA1 5 4 BPDA1 57

C43
<FILTER> 5VMAIN
1 2 58
GND1
59
5VMAIN
2

2
1 0 x 4 1/32W 5% C45 60

2
GND1
r 0.1uF 16V

r 0.1uF 16V

r 0.1uF 16V

r 0.1uF 16V

1
C46 BLM21P300S
10uF 10V
Reserve 0.1uF 16V T h y m e HDD CN
1

2
2
E PWR_5VMAIN R11 E

K[hす
GND1で


M号

印る



C39

C40

C41

C42

d要 RESERVE
GND1
1K 1/16W 5%
2

GND1

1



r子


e面

t搭


sる


inaM9
B
R6 GND1
R7 1K 1/16W 5%
※ ※ 2 1 ※ BPDIOR#
1

23 PDIOR#
R8 2 2 1/16W 5%
※ 2 1 ※ SPDIOR# 35
R9 2 2 1/16W 5%
23 PDIOW# ※ ※ 2 1 ※ BPDIOW# M1D
12
57 DASPON#
R10 2 2 1/16W 5% 11 DASPON
F F
PWR_5VMAIN ※ 2 1 ※ SPDIOW# 35 13

2 2 1/16W 5%
2

LV00A
r 0.1uF 16V
R12 2K 1/16W 5%
1

PWR_3VMAIN51:,BCE
r 0.1uF 16V

r 0.1uF 16V
2

R13
1K 1/16W 5%
1

R14 GND1
2

C47

C48

C49

23 PIORDY ※ ※ 2 1 ※ BPDIORDY

R15 1 8 1/16W 5%
※ ※
2

2 1 SPDIORDY 35
R16 3 3 1/16W 5%
1

2K 1/16W 5% RESERVED TITLE


G G
r 0.1uF 16V

Thyme Main Board 04













N。
CC48,C49は HDD
1

DRAW. No. CAST


2

GND1 C1CP052610-X4
R6,R12,C47,C50は APage35-M15
C50

GND1 Rev. Apr. Descripton SHEET











。 DATE Design
HDD,POINTING CN RESERVED
Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 6
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

TP2
PWR_BATT2

A PWR_BATT2 A

1
PWR_CARD1
PWR_5VSUS

CN6A CN6B

80 160 40 120
GND1 GND1 10 USBHP2+ USBP1+ USBP1- USBHP2- 10
79 159 39 119
PCMVCC1 PCMVCC1 USBVCC1 USBVCC1
78 158 38 118

44,45 JWPB 77
PCMVCC1

JWPA
PCMVCC1

JCD2B#
157 JCD2B# 45 37
GND1

GND1
GND1

GND1
117 A2
B B
76 156 36 116
45 JDB2 JDB2 JDB10 JDB10 45 80,82 PMU_VSENSE2 VSENSE SCONT2 PMU_SCONT2 82
75 155 35 115
45 JDB1 JDB1 JDB9 JDB9 45 BATT2 BATT2
74 154 34 114
45 JDB0 JDB0 JDB8 JDB8 45 BATT2 BATT2
73 153 33 113
45 JAB0 JAB0 JBVD1B JBVD1B 45 BATT2 BATT2
72 152 PWR_BT2ROM 32 112
45 JAB1 JAB1 JBVD2B BATT2 BATT2
JBVD2B 45
71 151 31 111
45 JAB2 JAB2 JREGB# JREGB# 45 BATT2 BATT2
70 150 30 110 BayUnit B a y C o n n e ctorBoard
45 JAB3 JAB3 JINPACKB# JINPACKB# 45 74 PMU_BT2TEMP0 BATTM2 BT2IN PMU_BT2IN0# 74
69 149 29 109
45 JAB4 JAB4 JWAITB# JWAITB# 45 CINT1 BT2CLK PMU_BT2CLK0 74
C 68 148 28 108 C
45 JAB5 JAB5 JRTSB JRSTB 45 74 PMU_BT2DAT0 BT2DAT GNDA CD-ROM 1 2 B1 A1 81 1
67 147 27 107 DRIVE
GND1 GND1 56 DKBAYCD2# BAYATCH N.C BAY2ON 57
66 146 26 106

IDE/USB/BATT
45 JAB6 JAB6 JVS2B# GND1 GND1
JVS2B# 45 GNDA
65 145 25 105
45 JAB7 JAB7 JAB25 JAB25 45 PWR_BAY 35 DKBAYLMP1# DASP# BPDCS3# DKSPDCS3# 35 PWR_BAY
64 144 24 104
45 JAB12 JAB12 JAB24 JAB24 45 5VBAY 5VBAY
63 143 PWR_CARDP1 23 103
45 JAB15 JAB15 JAB23 JAB23 45 5VBAY 5VBAY

Upper Side
PWR_CARDP1

Lower Side
62 142 22 102
45 JAB16 JAB16 JAB22 JAB22 45 35 DKSPDCS1# BPDCS1# 5VBAY
61 141 21 101 49 50 B34 A34
PCMVPP1 PCMVPP1 BPDA0 BPDA2 DKBPDA2 35
35 DKBPDA0
D 60 140 20 100 D
GND1 GND1 BPDA1 PDIAG DKBPDIAG# 35
35 DKBPDA1
59 139 19 99 PC-Card Slot 1 B1 A1
45,57 JBSYB# JBSYB# JAB21 JAB21 45 35 DKIRQ14 IRQ14 N.C BAYRI 24 35
58 138 18 98
45 JWEB# JWEB# JAB20 JAB20 45 35 DKSPDIOR# SPDIOR# PDDACK# DKPDDACK# 35
57 137 17 97
45 JAB14 JAB14 JAB19 JAB19 45 35 DKSPDIOW# SPDIOW# PIORDY DKPIORDY 35

CARD/USB
56 136 16 96
45 JAB13 JAB13 JAB18 GND1 GND1
JAB18 45
55 135 15 95
45 JAB8 JAB8 JAB17 JAB17 45 35 DKPDD0 BPDD0 BPDDREQ DKBPDDREQ 35

Upper Side
Lower Side
54 134 14 94
GND1 GND1 35 DKPDD1 BPDD1 BPDD15 DKPDD15 35
53 133 13 93 34
45 JAB9 JAB9 JIOWRB# JIOWRB# 45 35 DKPDD2 BPDD2 BPDD14 DKPDD14 35 69 B44 A44 160 80
E 52 132 35 DKPDD3 12 92 E
45 JAB11 JAB11 JIORDB# JIORDB# 45 BPDD3 BPDD13 DKPDD13 35
51 131 11 91
45 JOEB# JOEB# JVS1B# JVS1B# 45 35 DKPDD4 BPDD4 BPDD12 DKPDD12 35
50 130 10 90
45 JAB10 JAB10 JCE2B# JCE2B# 44,45 35 DKPDD5 BPDD5 BPDD11 DKPDD11 35
49 129 9 89
44,45 JCE1B# JCE1B JDB15 JDB15 45 35 DKPDD6 BPDD6 BPDD10 DKPDD10 35
48 128 8 88
45 JDB7 JDB7 JDB14 JDB14 45 35 DKPDD7 BPDD7 BPDD9 DKPDD9 35
47 127 7 87
45 JDB6 JDB6 JDB13 JDB13 45 35 DKRSTDRV# RSTDRV# BPDD8 DKPDD8 35
46 126 6 86
45 JDB5 JDB5 JDB12 GND1 GND1
JDB12 45
45 125 5 85
45 JDB4 JDB4 JDB11 JDB11 45 52 CDL CDL CDR CDR 52
44 124 4 84
F 45 JDB3 JDB3 JCD1B# JCD1B# 45 52 CDGND CDRTN CDRTN CDGND 52 F
43 123 3 83
GND1 GND1 56 DKBAYCD1# BAYATCH GND1
42 122 2 82
37 DKBAYID2 BAYID2 GND1 GND1 GND1
41 121 1 81
37 DKBAYID0 BAYID0 BAYID1 DKBAYID1 37 GND1 GND1

BAY CN BAY CN

GND1 GND1 GND1 GND1 TITLE


G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BAY CN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 7
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

LOCATION
A LED A
Mode SW A B WWW Mail Enter Sus/Res
SWA# SWB# SWC# SWD# SW_ENTER# SUSSW#

TP77 TP79 TP81


B TP78 TP80 B
CN25 TP TP TP
1

TP TP
1

1
1

15
1

GND1
14
APPMODE#
13
ADJMODE# RM103
12 ARRAY
SWA#
11 8 1
SWB# SWA# 78
5 4 SWB# 78
10 7 2
SWC# SWC# 78
6 3 SWD# 78
9
C SWD# C
8 1 K x 4 1/32W 5%
GND1

8
5
7
6
7 PMU_LEDIN
PMU_LEDIN CM50
6 PMU_LEDOUT
PMU_LEDOUT 0 . 1 uFx4 16V
5

1
4
2
3
GND1
4
SW_ENTER#
3
SUSSW# GND1
2 RM104
SECURITY# SECURITY# 24
ARRAY
1
D TENTO# D
6 3 SW_ENTER# 78
5 4 SUSSW# 57,59
1

ThAppliCN 8 1
1

7 2
1

APPMODE# 78
TP TP
1

TP TP73 TP TP75 TP
TP72 TP74 TP76 1 K x 4 1/32W 5%

6
5
7
8
PWR_3VSTD
CM51
0 . 1 uFx4 16V

3
4
2
1

1
330 1/16W 5%
R638
E E
GND1

2
PMU_LEDIN

PMU_LEDOUT

Q85

3
DTC144EEA

1
GND1 78 PMU_LED

F F

2
GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
APPLICATION SW Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 8
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

THYME KeyBoard Connector


CN7 ROW#[0:7] 58
C 28 ROW#0 C
ROW#0 ROW#1
17
ROW#1 16 ROW#2
ROW#2 13 ROW#3
ROW#3A 9
ROW#3B 11 ROW#4
ROW#4 ROW#5
10
ROW#5 8 ROW#6
ROW#6 7 ROW#7
ROW#7 CLM#[0:15] 58
27 CLM#0
CLM#0 CLM#1
26
CLM#1 25 CLM#2
CLM#2 24 CLM#3
CLM#3 23 CLM#4
CLM#4 22 CLM#5
D CLM#5 CLM#6 D
21
CLM#6 20 CLM#7
CLM#7 19 CLM#8
CLM#8 18 CLM#9
CLM#9 15 CLM#10
CLM#10 CLM#11
14
CLM#11 12 CLM#12
CLM#12 6 CLM#13
CLM#13 5 CLM#14
CLM#14 4 CLM#15
CLM#15
3
ID-C 2
ID0 KSHIPID1 58
1
ID1 KSHIPID0 58

E INT_KBD E

eyboardStp(N86C-74023E)K
GND1 ID1:0(KBCSide)
JP0
US01
UK10

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
INTR KB CN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 9
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9
R19 0 1608 R20 0 1608
USBDP0- 1 2 2 1
3 USBHP1-

24 USBP0- ※ 1
R17
2
2 7 1/16W 5% ※ USBDP0-
USBDP0+
R22
1
0 1608
2
R23
2
0 1608
1
3 USBHP1+
24 USBP0+ ※ 2
R18
1
2 7 1/16W 5% ※ USBDP0+
FL3 FL4
A 24 USBP1- ※ 2
R21
1
2 7 1/16W 5% ※ USBDP1- PWR_5VUSB0
1
<FILTER>
2 1
CN8 PWR_5VUSB1
1
<FILTER>
2 1
CN9 A
VCC VCC
24 USBP1+ ※ 1
R24
2
2 7 1/16W 5% ※ USBDP1+
BLM41P600S 2 B L M41P600S 2
-DATA -DATA

2
C51 3 C52 3
PWR_5VSUS 10uF 10V +DATA PWR_5VSUS 10uF 10V +DATA

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%
PS1 4 PS2 4

47pF 25V

47pF 25V

47pF 25V

47pF 25V
GND GND

1
1

1
5 5
2 FG1 FG1

1
1 2 2 1

47pF 25V

47pF 25V
6 6
FG2 FG2
C53

C54

C55

C56

1
U S B _ CON_STD#0 U S B _ C ON_STD#1
1

R25

R26

R27

R28

{体 後
{体

2
M I N I S MDC100(1A) M I N I S MDC100(1A)

47pF 25V

47pF 25V

C805

C806
2

2
B B

2
GND1 GND1 GND1 GND1 GND1 GND1 GND1 GND1 Reserve
R648 r 0 1005



Rに

E置

Tい


S記



Iコ



Nデ
/ン
Aサ

B ※ 2 1 ※ GND1 GND1 GND1

C807

C808
PWR_5VUSB0 PWR_5VUSB1

1
PWR_3VSUS R649 r 0 1005
※ 2
Reserve
1
※ GND1 GND1 GND1
PWR_3VSUS
2

1
R29 R630 3 3 0 K 1/16W 5%



r他
M2と
648,R9は

330K 1/16W 5%

330K 1/16W 5%
2
1 . 5 K 1/16W 5% 1 2
R30 zuす


M2の



R632

R633
R31 0 1005 r 1 . 5 K 1/16W 5% R631 3 3 0 K 1/16W 5%
USBDP1-
※ 2 1 1 2
1

Reserve の


6に

3置

0い


2記



Bコ



Sデ
/ン
Uサ

T

2
M2 24 OVERCRNT1# OVERCRNT0# 24
R32 0 1005

1
OVERCRNT1# 24
C
USBDP1+
※ 1 2 27
2 DP0PUR PWRON1#
9
13 C
DM0 PWRON2#
※ ※
2

2
1 17 2 1
22pF 25V

22pF 25V
DP0 PWRON3# USBHP1- 3
PWR_3VSUS R33 2 7 1/16W 5%

330K 1/16W 5%

330K 1/16W 5%
1

2
※※
R677 r 1 0 K 1/16W 5% 2 1

0.1uF 16V

0.1uF 16V
USBHP1+ 3

2
2 1 R36 2 7 1/16W 5% R641 0 1005
1

Reserve 8 2 1 2 1

C57

C58

BUSPWR# USBHP2- 7
2 R38 1 10 R37 2 7 1/16W 5% R642 0 1005
11,41,57 MAINOK OVRCUR1#
r 0 1005 32 14
※ 2 1 2 1

1
USBHP2+ 7

C608

C609
Reserve GND1 SUSPEND OVRCUR2# 18 R40 2 7 1/16W 5%

1
R634

R635
OVRCUR3#
1

57 HUBCS
2 R41
0 1005
1 4
RESET ※ 2
R42
1
2 7 1/16W 5% ※ USBHP3- 4

※ ※
0 1005

2 1 Bluetooth USBHP3+ 4
R646

5 R43 2 7 1/16W 5%
56 EECLK EECLK
6 Bluetooth
56 EEDATA 26 EEDAT/GANGED# 11 FingerPrint GND1 GND1
2

1 Bluetooth

1 Bluetooth
EXTMEM# DM1

2
12 R643 r 0 1005
D DP1 D

2

15 2 1
DM2 USBHFP- 17

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%

15K 1/16W 5%
31 16 R644 r 0 1005

47pF 25V

47pF 25V

47pF 25V

47pF 25V

47pF 25V

47pF 25V

1 R44

1 R45

1 R46

1 R47

1 R48

1 R49
MODE DP2

1
19 1 2

r 0 1005

Bluetooth

Bluetooth
R647

DM3 20 USBHFP+ 17
PWR_3VSUS DP3 FingerPrint
1

2
C59

C60

C61

C62

C63

C64
FL66 21
GND1 OCPROT#
<FILTER>
1 2 3 24
25 Vcc3.3 NP3# GND1
PWR_3VSUS BLM21P300S Vcc3.3 23
NPINT1
1

R669 r 1 0 K 1/16W 5% GND1


1 2 22
10uF 10V
C65

C66
0.1uF 16V

NPINT0
M82 PWR_3VSUS U S B Pattern Image. USBDP0±
2

E 8
VCC CS
1 EECS 56 7 ※ ※ USB CN1 横
{体 E
28 GND 30
GND XTAL/CLK48

1
GND1 29

{体

Reserve

Reserve
r 10K 1/16W 5%

r 10K 1/16W 5%
XTAL2
7
NC SDCLK
2 EECLK 56 ※ USB CN2
※ USB

R51

R53
6
ORG SDIN
3
R625
EEDATA 56 TUSB2036 BANISTER HUB USBHP1±
5 4 2 1

2
GND1 SDOUT
32 HUBCLK PR-CN
r 1K 1/16W 5%
r F M 9 3C46ALM8
USBHFP± USBHP2±
2 ※ ※

2
FingerPrint Bay
GND1 R54 R56
0 1005 0 1005
F F
USBHP3±

1

1
Bluetooth
The following guideline is applied to USB signal
traces. T h i s t r a c e m u s t b e g u a rded along Less Less
w i t h U S B G t r a c e s o n both sides.
than 1 than 1
GND1 zす


R{太

M号

A通

p^[ン







頁 る



inch inch
BLUEEXIST# 4,24 x^pン




K[hし
GND1で

A{M号







USBn-,+
R R USB CN
27ohm T h e l e n g t h o f t h i s stub mest 0ohm 00.09.18 Win95Model PCB
C R b e a s s h o r t as possible. Reserve
47pF 15kohm M2 TUSB2036 ,R29 1.5K ,R48,R49 15K TITLE
G Thyme Main Board 04 G
BANISTER ,C57,C58 22p ,C63,C64 47p
Mount R648,R649 0 1005 DRAW. No. CAST
Change R33,R36 27 ---> 0 1005 C1CP052610-X4
T h o s e t h r e e c o m p o n e n t s m u s t b e l o cated as
n e a r t o B A N I S T E R as possible. Rev. DATE Design Apr. Descripton SHEET
USB Pow/CN/Hub Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 10
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

MAX 1A
PWR_3VMAIN M3

R57
A 2 1 10 9 A
LEDA TXD IRTX 51
2 . 7 1/2W 5%

1
IR
C67 C68 8
RXD IRRXA# 51
4.7uF 10V 0.1uF 16V
PWR_3VIR 6

2
IR IR NC
7
GND
3
FIR_SEL IRMODE 51
GND1 1
VCC

4
MD0

2
C69
RI
B 4.7uF 10V


ModuleLり B
IR 5
FLり

P.58R34実

1
MD1
2
AGND し
F無

R357実

Q S D L -M137#007
IR

GND1 GND1
z置


M3pin直
EC68,9は
C C

MAINOK 10,41,57
27 VRPWRGD

R60
1 2
M5A 0 1005
1
27 CPUPWRGD 4
D PWGDCPU 18 D
2
24,44,57 PCIRST#
2
TC7SZ08FU

2
R61
4 . 7 K 1/16W 5%

r 2200pF 25V
C70
1
PWR_PMU 1
M6
RESERVED
2
VDD GND1 GND1
5 1
CD OUT P O W ERGOOD2 57
3
GND
E E
S-80927AL
PWR_5VSUS
Td(Typ)=57ms

M101
1

PWR_PLL
2200pF 25V

C72
0.01uF 16V

2
C71

VDD
2

5 1
CD OUT
3
GND

5
M5B

1
GND1 rS-80942AN C74
PWR_3VSUS
Td(Typ)=57ms

PWR_3VSUS 0.1uF 16V


1

1
r2200pF 25V

2
C817
r0.01uF 16V

T C 7 SZ08FU
F F
C816
2

3
R62
2200pF 25V

r 1 0 K 1/16W 5%
1

C75

M7
2

2 GND1 GND1
VDD R805 Reserve
5 1 2 1
CD OUT SUSOK 44,55,57
3 1K 1/16W 5%
Td(Typ)=125ms

GND
1

1
0.033uF 16V

S-80927AL
C76

C77
2

2 2 00pF 25V TITLE


G Thyme Main Board 04 G
2

DRAW. No. CAST


GND1 GND1 C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
RESET/3VIR/IRDA Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 11 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

SO-DIMM SLOT (FOR EXPANSION MEMORY)


A PWR_3VSUS PWR_3VSUS A
PWR_3VSUS PWR_3VSUS
31 MD[0:63]
CN10A CN10B CN10C CN10D
31 MD[0:63]

1 73 2 74
32 SDCLK1B
MD0 3 75 MD32 4 76

MD1 5 77 MD33 6 78
31 CS#2 31 MD[0:63]
MD2 7 79 MD34 8 80
31 CS#3
31 MD[0:63]
MD3 9 81 MD35 10 82
B B
11 MD16 83 12 MD48 84

MD4 13 MD17 85 MD36 14 MD49 86

MD5 15 MD18 87 MD37 16 MD50 88

MD6 17 MD19 89 MD38 18 MD51 90

MD7 19 91 MD39 20 92

21 MD20 93 22 MD52 94

23 MD21 95 24 MD53 96
31 DQM0 31 DQM4
25 MD22 97 26 MD54 98
31 DQM1 31 DQM5
C 31 MA[0:13] C
27 MD23 99 28 MD55 100
31 MA[0:13] 31 MA[0:13] 31 MA[0:13]
MA0 29 101 MA3 30 102

MA1 31 MA6 103 MA4 32 MA7 104

MA2 33 MA8 105 MA5 34 MA11 106

35 107 36 108

MD8 37 MA9 109 MD40 38 MA12 110

MD9 39 MA10 111 MD41 40 MA13 112

MD10 41 113 MD42 42 114

D MD11 43 115 MD43 44 116 D


31 DQM2 31 DQM6
45 117 46 118
31 DQM3 31 DQM7
MD12 47 119 MD44 48 120

MD13 49 MD24 121 MD45 50 MD56 122

MD14 51 MD25 123 MD46 52 MD57 124

MD15 53 MD26 125 MD47 54 MD58 126

55 MD27 127 56 MD59 128

57 129 58 130
32 SDCLK2B 31 CKE3
E 59 MD28 131 60 MD60 132 E
32 SDCLK2A 31 CKE2
61 MD29 133 62 MD61 134
32 SDCLK1A 31 CKE0
63 MD30 135 64 MD62 136

65 MD31 137 66 MD63 138


31 SRASB# 31 SCASB#
67 139 68 140
31 WEB# 31 CKE1
31 MA[0:13]
69 141 MA12 70 142
31 CS#0 24,32,41,49 BSMBDATA 2 4 , 3 2,41,49,59 BSMBCLK
71 143 MA13 72 144
31 CS#1

DIMM SOCKET DIMM SOCKET DIMM SOCKET DIMM SOCKET


F GND1 F

GND1 GND1 GND1

PWR_3VSUS

C78 C79 C80 C81 C82


1

10uF 10V 0.1uF 16V 0.1uF 16V 0.1uF 16V 0.1uF 16V
TITLE
2

G Thyme Main Board 04 G

GND1 DRAW. No. CAST






M記




Mン





Iサ



Dく


置・


する


。 C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Dimm Slot Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 12 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

AUDIOS

A
CN11AARE
Line-OPT 5 2
FL5
<FILTER>
1
CN12
A

※ GND1

1
1
53 SPKOUTL+

C83

C84

C85

C86
1000pF 25V

1000pF 25V
0.01uF 16V
100pF 25V
BLM11A121S SPL1
4 FL6
53 SPKOUTL- ※ FL7 2
SPL2

2
<FILTER> <FILTER>
3 2 1 2 1 3
LINEIN_R 54 SPR1
BLM11A102S BLM11A121S 4
2 FL8 FL9 SPR2
<FILTER> <FILTER> GND_AUD
1 1 2 ※ LINEIN_L 54 53 SPKOUTR+ ※ 2 1 SPK CN

BLM11A102S BLM11A121S
B FL10 FL11 B
<FILTER> <FILTER>
2 1
53 SPKOUTR- ※ 2 1
1800pF 25V

1800pF 25V

1800pF 25V
2

2 BLM11A102S BLM11A121S
C809

C87

C88

5
6
7
8

2
GND_AUD

C89

C90

C91

C92
100pF 25V
1000pF 25V

1000pF 25V
r 100pF 25V
CM1
1

0 . 1uFx4 16V

1



フィ

タ、


デン

、抵

4
3
2
1
GND_AUD PWR_AUD RESERVE
GND_AUD


Kく

C配
A置

Jる

Nと
I。
ENIL
GND1 GND1
PWR_3VMAIN
CN11B 上




デン




のよ







ルー



付近



2
Line-OPT R63
C 8 2 1 R64 配





。 C
VCC 0 1005 1 0 0 K 1/16W 5%
7
Vin SPDIFO 52
2

1
GND
0.1uF 16V

R645
C93

2 1
1

0 1005 HPSENSE 57 GND1

1
C613 54 INTMIC_OUT
r 0.1uF 16V
GND1 Reserved

2
FL12
PWR_AUD
<FILTER>
D 1 2 GND_AUD D

2
B L M11A102S

1K 1/16W 5%
FL13
<FILTER>
1 2 ※ ※ C94
HPOUTR 53 GND_AUD

R66
CN13 2 1
1 B L M11A102S FL15 BLM11A102S

21
3 ※ FL14 1uF 10V <FILTER> Placement location of
4 GND_AUD 2 1 audio connectors

2.2K 1/16W 5%
<FILTER>
2 ※ 1 2 ※ ※ HPOUTL 53 FL17 BLM11A102S
B L M11A102S CN14 <FILTER>

R68
FL16 5 2 1 ※

1
MICIN 54
2

4 CN13
<FILTER>
HP JACK 1 2 3 HeadPhone
10K 1/16W 5%

10K 1/16W 5%

E 6 E
B L M11A102S 2 CN11
1

1 LINE IN/OPT
R67
R65
1000pF 25V

1000pF 25V

1000pF 25V

CN14
C810

C95

C96

M I C IN JACK
2

Mic

2
1000pF 25V
1

<FILTER >

BLM11A102S
GND_AUD

C99

r 1000pF 25V

r 1000pF 25V

r 1000pF 25V
1

1
GND_AUD

記の
フィ


、コ

デン


抵抗
は GND_AUD

FL18



Kに

C置


Aこ

J。
PH

C98
C811
1

2
C97
F は



れー
)ぞ





x続



xれ


Lる
フィ
Fル

( Reserve F

れてい

コネ

タの

くに
配置し


ィル
ター

ネク
タ間








く配
線す



。 EMI対



T h e f i l t e r s i n this page (refered with FLxx) have to GND_AUD
b e p l a c e d n e a r e ach connector connecting to respective GND_AUD
f i l t e r s . T h e t r a ces between connector and filter have FL15,FL17∼FL19,C1 18はMIC IN
t o b e s h ort as much as possible. の近く

K配置
すCる

とA。J

1近
27く
9Cに
Aは
T7実
S11装
C,し
4、
11C,96R,86R,66R,26R







おし






と。
で ガ ー Dド 本 し

N、


※Gの



Oつ


Iパ

Dー

Uは

A GND_AUD
2




Dパ

Nー

Gで


Oこ


I。

ま の xDた 基 、 板 MU下 はA
0.01F 50V

C649

C650
2200pF 50V
0.01uF 50V

220pF 25V

220pF 25V

220pF 25V

220pF 25V

面 お
よび


下の層


、デ



ル系


号線



しな


C644

C645

C646

C647

C648

と 。
1

noxMhtaerdnU.DNGOIAht※
iwreydalknmcsjrhteobTdnaishtobderaugotevh TITLE
G Thyme Main Board 04 G
surfacelyndiomt'w
digtalrcesobun. DRAW. No. CAST
1608 1005 C1CP052610-X4
GND1 Rev. DATE Design Apr. Descripton SHEET
AUDIO CN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 13
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A P W R _ MINIPCI3 P W R _ MINIPCI5 A

1
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
C100

C101

C102

C103
PWR_3VSTD PWR_3VSUS

2
PWR_5VMAIN
GND1 GND1

2
B R69 R70 B

2
r 0 1608 0 1608
D3
Reserve
1SS400

1
CN15

1
1

2
1 2 R71
1 2

r 10K 1/16W 5%

r 10K 1/16W 5%
R72

R73
3 4 1 0 K 1/16W 5%

2 Reserve

Reserve
5 3 4 6
5 6
7 8

2
9 7 8 10

1
11 9 10 12
13 11 12 14 AC97_ID#0
C 15 13 14 16 AC97_ID#1 C
15 16
17 18
24,34,57 PCIINT#3 17 18
19 20
19 20 PCIINT#2 24,34,39,57

2
21 22 VIO
21 22

10K 1/16W 5%

10K 1/16W 5%
23 24

R74

R75
25 23 24 26
32 PCLKMPCI 25 26 MPCIRST# 57
27 28
29 27 28 30
49 MINIREQ#2 29 30 PCIGNT#2 24,34
31 32

1
33 31 32 34
24,39,44 PCIAD31 33 34 MINIPME# 55
35 36
24,39,44,49 PCIAD29 35 36
37 38
37 38 PCIAD30 24,39,44
39 40
24,39,44 PCIAD27 39 40
41 42 GND1
24,39,44 PCIAD25 41 42 PCIAD28 24,39,44
43 44
43 44 PCIAD26 24,39,44
45 46
24,39,44 PCIC/BE#3 45 46 PCIAD24 24,39,44
D 47 48 D
24,39,44 PCIAD23 47 48 MIDSEL 49
49 50
51 49 50 52
24,39,44 PCIAD21 51 52 PCIAD22 24,39,44
53 54
24,39,44 PCIAD19 53 54 PCIAD20 24,39,44
55 56
55 56 PCIPAR 24,39,44
57 58
24,39,44 PCIAD17 57 58 PCIAD18 24,39,44
59 60
24,39,44 PCIC/BE#2 59 60 PCIAD16 24,39,44
61 62
24,34,39,44 PCIIRDY# 63 61 62 64
63 64 PCIFRAME# 24,34,39,44
65 66
24,34,39,44 P C ICLKRUN# 65 66 PCITRDY# 24,34,39,44
67 68 PWR_3VSTD PWR_3VSUS
24,34,44 PCISERR# 67 68 PCISTOP# 24,34,39,44
69 70
71 69 70 72 P W R _ MINIPCI3
34,44 PCIPERR# 71 72 PCIDEVSEL# 24,34,39,44
73 74
24,39,44 PCIC/BE#1 75 73 74 76
24,39,44 PCIAD14 75 76 PCIAD15 24,39,44
77 78
77 78 PCIAD13 24,39,44

1
E 79 80 E
24,39,44 PCIAD12 79 80 PCIAD11 24,39,44

1
81 82

10uF 10V
C104

C105

C106

C107

C108
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
24,39,44 PCIAD10 81 82

0 1608
83 84

r 0 1608
83 84 PCIAD9 24,39,44
85 86 P W R _ MINIPCI5

Reserve

2
PCIC/BE#0 24,39,44

R76

R77
24,39,44 PCIAD8 85 86
87 88
24,39,44 PCIAD7 87 88
89 90
89 90 PCIAD6 24,39,44
91 92

2
24,39,44 PCIAD5 91 92 PCIAD4 24,39,44

2
93 94
93 94 PCIAD2 24,39,44
95 96 PWR_3VMAIN

10uF 10V
PCIAD0 24,39,44

0.1uF 16V

0.1uF 16V
24,39,44 PCIAD3 95 96

C109

C110

C111
97 98
97 98 PHS_ON 4
PWR_AUD 99 100

1
24,39,44 PCIAD1 99 100 PHS_LED# 4
101 102
103 101 102 104 M66ENMINI 1 R78 2
24,52 AC97_SYNC 103 104

1
105 106
24 A C 97_SDIN1 105 106 AC97_SDOUT 24,52
107 108 AC97_ID#0 0 1005 R79

0.1uF 16V
24,52 AC97_BCLK

C112
AC97_ID#1 109 107 108 110 1 0 K 1/16W 5% GND1
109 110 AC_RST# 24,55
MOD_AUIN 111 112 GND1

2
F 113 111 112 114 C113 F
113 114
※ 115 116 1 2 ※

1
52 MODEMOUT 115 116 MODEM 54
117 118
119 117 118 120 0.1uF 16V
121 119 120 122 GND1
121 122 MPCIACT# 57
123 124
123 124
1


Dガ
Uー
Aド
_Dす

Nる
TGUこ
Oと
M。
EDOM,MED※
OM
C114

0.1uF 16V

miniPCI CN
2

GND_AUD TITLE
G Thyme Main Board 04 G

v。








¥造


Aを

RJ1P[uル GND_AUD GND1
DRAW. No.
C1CP052610-X4
CAST

Rev. DATE Design Apr. Descripton SHEET


Mini PCI Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 14
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_CARDP0 P W R_CARD0

PWR_CARDP0 PWR_CARD0
A A

CN16-1 JDA[0:15] 45 CN16-2 JDA[0:15] 45

1 35
JAA[0:25] 45
2 JDA3 36 JCD1A# 45
3 JDA4 37 JDA11

4 JDA5 38 JDA12

5 JDA6 39 JDA13

B 6 JDA7 40 JDA14 B
JAA[0:25] 45
7 41 JDA15
JCE1A# 44,45
8 JAA10 42 JCE2A# 44,45
9 43
JOEA# 45 JVS1A# 45
10 JAA11 44 JIORDA# 45
11 JAA9 45 JIOWRA# 45
12 JAA8 46 JAA17

13 JAA13 47 JAA18

14 JAA14 48 JAA19
C C
15 49 JAA20
JWEA# 45
16 50 JAA21
JBSYA# 45,57
17 51

18 52

19 JAA16 53 JAA22

20 JAA15 54 JAA23

21 JAA12 55 JAA24

22 JAA7 56 JAA25
D D
23 JAA6 57 JVS2A# 45
24 JAA5 58 JRSTA 45
25 JAA4 59 JWAITA# 45
26 JAA3 60 JINPACKA# 45
27 JAA2 61 JREGA# 45
28 JAA1 62 JBVD2A 45
29 JAA0 63 JBVD1A 45
30 JDA0 64 JDA8
E E
31 JDA1 65 JDA9

32 JDA2 66 JDA10

33 67
JWPA 44,45 JCD2A# 45
34 68

FG1
PCMCIA CN
2.2uF 16V
2

FG2
0.1uF 16V

0.1uF 16V
C115

C116
1

PCMCIA CN
C117

F F

GND1

GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
PCMCIA SLOT Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 15
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9


t近

AD直


CPU接
LeXgpbhは






A A

TP3
TDO

1
TP5

1
PREQ#

1
1
PWR_5VMAIN TP8
CPURSTITP#

1
B B
TP10

1
PRDY#

1
100K 1/16W 5%
1

1
PRDY# 18
PWR_5VMAIN

Reserved CPURST# 18,23,27


R80
2

CN17
1
2 4 , 5 1 ,56,58,59 SA[0:18] 1
SA4 2
SA5 2
3
3 PREQ# 18,22
SA6 4
SA7 5 4
SA8 6 5
C SA9 7 6 C
7
8
2 4 , 5 1 , 5 6 ,58,59,60 SD[0:7] 8
SD0 9
SD1 10 9
SD2 11 10
SD3 12 11
SD4 12
13
13 TDO 18
SD5 14
SD6 15 14
SD7 16 15
17 16
56 008XIN# 17
18
56 0080W# 18
19
20 19
20
r DEBUG CN
D D
GND1

fobO{為
RlN^は

y[WL載 も




[に

A基
zuは
RlN^の



な す






Xを

状̀
ALRlN^の











k願
r相
A別





E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
DEBUG CN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 16
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

TP68 TP70
TP69 PWR_3VMAIN PWR_5VMAIN
TP TP

1
TP

1
1

1
1
CN26

20
PWR_PMU
19
PWR_3VMAIN
18
C PWR_3VMAIN C
17
USB_ON USB_ON 24
16
PWR_5VMAIN
15
SUSTAT#
14
BUZZER
13
SMBCLK SMBCLK 49,58,65
12
SMBDATA SMBDATA 49,58,65
11
GND_USB

USB+
10 ※ ※ USBHFP+ 10 zす


R{太

M号

A通

p^[ン







頁 る



D D
USB-
9 ※ ※ USBHFP- 10 x^pン




K[hし
GND1で

A{M号







8
GND_USB
7
FR_EXIST# FR_EXIST# 24
6
STM_EXIST#
5
NC
4
SPK_OFF
3
GND1
2
GND1
E E
1
GND1

FP CN_1
GND1
1

1
1
1

TP TP
1

TP82 TP TP71
TP83

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
FingerPrintCN Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 17
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

2 1

C118 100pF 25V


2 1

C119 100pF 25V


A 2 1 A
M8A
C120 100pF 25V M8B
23 HD#[0:63] HA#[3:35] 23
HD#0 D10 L3 HA#3 2 1
HD#1 D0# A3# HA#4 P W R_CPUBUS
D11 K3
HD#2 C7 D1# A4# J2 HA#5 C121 100pF 25V
HD#3 C8 D2# A5# L4 HA#6 1 2
HD#4 B9 D3# A6# L1 HA#7 M3 TP11 IERR#
HD#5 A9 D4# A7# K5 HA#8 C122 100pF 25V 32 HCLKCPU BCLK 1
HD#6 D5# A8# HA#9 TP12
C10 K1 1
D6# A9#

2
HD#7 B11 J1 HA#10 AD9 AERR#
HD#8 C12 D7# A10# J3 HA#11 GND1 IERR# AA1 1 TP13

56 1/16W 0.5%
HD#9 B13 D8# A11# K4 HA#12 AD10 AERR# E6 BERR#
HD#10 A14 D9# A12# G1 HA#13 22,23 A20M# AB18 A20M# BERR# V21 1 TP14

R81
HD#11 D10# A13# HA#14 22,27 GINTR INTR/LINT0 BINIT# BINIT#
B12 H1 AC19 T4
D11# A14# 22,27 GNMI NMI/LINT1 BNR# BNR# 23
HD#12 E12 E4 HA#15 AC13

1
D12# A15# 22,23 IGNNE# IGNNE#
B HD#13 B16 F1 HA#16 AC9 B
HD#14 A13 D13# A16# F4 HA#17 22 FLUSH# A6 FLUSH# W21
HD#15 D13 D14# A17# F2 HA#18 16,23,27 CPURST# AA10 RESET# BPM0# W19
HD#16 D15# A18# HA#19 22,27 GINIT# INIT# BPM1#
D15 E1 AB10 AA21
D16# A19# 22,27 GSMI# SMI# BP2#
HD#17 D12 C4 HA#20 Y21
HD#18 B14 D17# A20# D3 HA#21 U1 BP3#
HD#19 E14 D18# A21# D1 HA#22 23 RS#0 AA2 RS0# AA3
HD#20 C13 D19# A22# E2 HA#23 23 RS#1 W1 RS1# DBSY# T1 DBSY# 23
D20# A23# 23 RS#2 RS2# DRDY# DRDY# 23

100pF 25V

100pF 25V

100pF 25V
HD#21 HA#24

1
A19 D5 Y1
D21# A24# RSP# HREQ#[0:4] 23
HD#22 B17 D4 HA#25 TP15 1 T2 HREQ#0

C123

C124

C125
HD#23 A18 D22# A25# C3 HA#26 RSP# AC11 REQ0# V4 HREQ#1
HD#24 C17 D23# A26# C1 HA#27 22,27 GSTPCLK# U3 STPCLK# REQ1# V2 HREQ#2

2
HD#25 D17 D24# A27# B3 HA#28 23 DEFER# AA18 DEFER# REQ2# W3 HREQ#3
HD#26 D25# A28# HA#29 22 PICCLK PICCLK REQ3# HREQ#4
C18 A3 U4 W5
D26# A29# 23 BPRI# BPRI# REQ4#
HD#27 B19 B2 HA#30 AB20 TP16
D27# A30# 16,22 PREQ# PREQ#
HD#28 D18 C2 HA#31 GND1 GND1 GND1 V5 W2 1
HD#29 B20 D28# A31# A4 11 PWGDCPU AB12 PWRGOOD RP# RP#
C HD#30 A20 D29# A32# A5 P W R_CPUBUS 22 SLP# SLP# C
HD#31 D30# A33#
B21 B4
HD#32 D19 D31# A34# C5 AA15 AB16
HD#33 C21 D32# A35# THERMDA THERMDC
HD#34 E18 D33#
HD#35 C20 D34#
D35#

1K 1/16W 5%
HD#36

2
F19 V20 AA14
D36# DEP0# 22 TRST# TRST#
HD#37 D20 T21 U2
D37# DEP1# 23 HTRDY# TRDY#
HD#38 D21 U21 AA11
HD#39 H18 D38# DEP2# R21 22 TCK AD14 TCK
HD#40 F18 D39# DEP3# V18 22 TMS AD13 TMS AC15
D40# DEP4# 22 TDI TDI TDO TDO 16
HD#41 J18 P21

1
R82
HD#42 F21 D41# DEP5# P20 A15
HD#43 E20 D42# DEP6# U19 NC A16
HD#44 H19 D43# DEP7# AA16 NC A17
HD#45 E21 D44# AC12 EDGECTRLP NC C14
D HD#46 D45# FERR# FERR# 22 NC D
J20 AA12 D8
HD#47 H21 D46# C6 AB15 BSEL0 NC D14
D47# BREQ0# BREQ#0 23 BSEL1 NC
PWR_PLL HD#48 L18 Y4 TP19 AP0 D16
HD#49 G20 D48# HITM# HITM# 23 1 NC E15
D49# NC

1
HD#50 P18 V1 AD17 G2

r 0 1005
D50# HIT# HIT# 23 22 TESTHI TESTHI NC

0 1005
HD#51

1
G21 Y5 G5

110 1/16W 0.5%


D51# 22 TESTLO1 TESTLO1 NC
HD#52 K18 AB1 TP20 AP1 N5 G18

Reserve
D52# AP0# 22 TESTLO2 TESTLO2 NC
HD#53 K21 Y2 1 AD20 H3
HD#54 M18 D53# AP1# R1 H4 TESTP NC H5

R83

R84

R85
HD#55 L21 D54# LOCK# W20 HLOCK# 23 AA17 TESTP NC J5

2
HD#56 D55# PRDY# PRDY# 16 TESTP NC
R19 AB21 G4 M4

2
1.5K 1/16W 0.5%

1.5K 1/16W 0.5%

D56# PICD0 PICD0 22 TESTP NC


HD#57 K19 Y20 M5
D57# PICD1 PICD1 22 NC
HD#58 T20 AB2 P3
D58# ADS# ADS# 23 NC
2

HD#59 J21 GND1 P4


HD#60 L20 D59# NC AA5
HD#61 D60# NC
M19 AA19
HD#62 U18 D61# NC AC3
E E
R86

R87

HD#63 R18 D62# NC AC17


D63# NC AC20
1

P2 NC AD15
CLKREF NC
AA9
AD18 CMOSREF
CMOSREF M o b i l e Pentium III
0.1uF 16V
1

R2
C127 GHI#
2

2
1K 1/16W 0.5%

1.5K 1/16W 0.5%

0.1uF 16V AB19


RSVD
C126

AD19
1

RTTIMPEDP
56 1/16W 0.5%
2

AD2
AD3 VID0
R88

AD4 VID1
F F
R89

AC4 VID2
AB4 VID3
VID4
2

W[で
g│ロ
z線

GTL+nM号
}は




R90

M o b i l e Pentium III

C P U ( C o p permine) CHIPSET
(BANISTER)
GND1 1.5-6
inch

L条



M号

HISETBastへ

CPU(opermin)か
22,27 GLO/HI#

G







。 TITLE
G
Thyme Main Board 04
wはルーホル間
Bi内



z線


領 ストッセ゚フッECPU-チ


A非
は DRAW. No. CAST
C1CP052610-X4
{Iに




) SHEET
Rev. DATE Design Apr. Descripton
Coppermine-1 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 18
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

P W R_CPUBUS

M8D

P W R _ CPUCORE
R91 L2
A P W R _VREFGTL 1 2 1 2 A2 N2 A
M8C VSS VSS

1
A7 N3

1K 1/16W 0.5%
0 1005 4 . 7 u H ( N L C 3 2 2 5 2 2T-4R7M) A8 VSS VSS N4
A12 VSS VSS N8

R92
VSS VSS
L2 H8 A21 N10
PLL1 VCC H10 B1 VSS VSS N12
E5 VCC H12 B5 VSS VSS N14

2
E16 VREF VCC H14 B6 VSS VSS N16
E17 VREF VCC H16 B7 VSS VSS N18
VREF VCC VSS VSS

1
F5 J7 B8 N19
+ C128 F17 VREF VCC J9 B10 VSS VSS N20

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
4 7 u F 6.3V(POS) U5 VREF VCC J11 B15 VSS VSS P5

2K 1/16W 0.5%
VREF VCC VSS VSS

1
Y17 J13 B18 P7
VREF VCC VSS VSS

1
Y18 J15 C9 P9

2
VREF VCC VSS VSS
K8 C11 P11
M2 VCC K10 C15 VSS VSS P13

C129

C130

C131

C132
PLL2 VCC K12 C16 VSS VSS P15

2
B VCC VSS VSS B
G6 K14 C19 P19

2
R93
G7 VCCT VCC K16 D2 VSS VSS R3
VCCT VCC VSS VSS
G8 L7 D6 R4
G9 VCCT VCC L9 D7 VSS VSS R5
G10 VCCT VCC L11 D9 VSS VSS R8
VCCT VCC VSS VSS

サン゙テンに

コルーホル端

より
スFのE4



URい



PV注


C G11
VCCT VCC
L13 E3
VSS VSS
R10
G12 L15 E7 R12




。 G13 VCCT VCC M8 E8 VSS VSS R14

須ルーホ側
ルにも
1スDNG G14 VCCT VCC M10 E9 VSS VSS R16
G15 VCCT VCC M12 E10 VSS VSS R20
G16 VCCT VCC M14 E11 VSS VSS T3
GND1 G17 VCCT VCC M16 E13 VSS VSS T5
VCCT VCC VSS VSS
H6 N7 E19 T7
H17 VCCT VCC N9 F3 VSS VSS T9
J6 VCCT VCC N11 F6 VSS VSS T11
P W R _ CPUCORE P W R_CPUBUS J17 VCCT VCC N13 F7 VSS VSS T13
C K6 VCCT VCC N15 F8 VSS VSS T15 C
VCCT VCC VSS VSS
K17 P8 F9 T18
L6 VCCT VCC P10 F10 VSS VSS T19
L17 VCCT VCC P12 F11 VSS VSS U8
M6 VCCT VCC P14 F12 VSS VSS U10
M17 VCCT VCC P16 F13 VSS VSS U12
VCCT VCC VSS VSS
N6 R7 F14 U14
N17 VCCT VCC R9 F15 VSS VSS U16
P1 VCCT VCC R11 F16 VSS VSS U20
P6 VCC VCC R13 F20 VSS VSS V3
P17 VCCT VCC R15 G3 VSS VSS V19
VCCT VCC VSS VSS
R6 T8 G19 W4
R17 VCCT VCC T10 H2 VSS VSS W18
T6 VCCT VCC T12 H7 VSS VSS Y3
T17 VCCT VCC T14 H9 VSS VSS Y9
U6 VCCT VCC T16 H11 VSS VSS Y10
D VCCT VCC VSS VSS D
U17 U7 H13 Y11
V6 VCCT VCC U9 H15 VSS VSS Y12
V7 VCCT VCC U11 H20 VSS VSS Y13
V8 VCCT VCC U13 J4 VSS VSS Y14
V9 VCCT VCC U15 J8 VSS VSS Y15
VCCT VCC VSS VSS
V10 J10 Y16
V11 VCCT J12 VSS VSS Y19
V12 VCCT J14 VSS VSS AA4
V13 VCCT J16 VSS VSS AA13
V14 VCCT J19 VSS VSS AA20
VCCT VSS VSS
V15 K2 AB3
V16 VCCT K7 VSS VSS AB5
V17 VCCT K9 VSS VSS AB9
W6 VCCT K11 VSS VSS AB11
W7 VCCT K13 VSS VSS AB13
VCCT VSS VSS
W8 K15 AB14
W9 VCCT K20 VSS VSS AB17
E VCCT VSS VSS E
W10 L5 AC1
W11 VCCT L8 VSS VSS AC2
W12 VCCT L10 VSS VSS AC5
VCCT VSS VSS
W13 L12 AC10
W14 VCCT L14 VSS VSS AC14
W15 VCCT L16 VSS VSS AC16
W16 VCCT L19 VSS VSS AC18
W17 VCCT M7 VSS VSS AC21
VCCT VSS VSS
Y6 M9 AD1
Y7 VCCT M11 VSS VSS AD5
Y8 VCCT M13 VSS VSS AD16
AA6 VCCT M15 VSS VSS AD21
AA7 VCCT M20 VSS VSS
VCCT VSS
AA8
AB6 VCCT
AB7 VCCT
F AB8 VCCT M o b i l e Pentium III F
AC6 VCCT GND1 GND1
VCCT
AC7
AC8 VCCT
AD6 VCCT
VCCT



3{太

M号





Z距

APUに
jEC128,Lは AD7
AD8 VCCT
接 続




。 VCCT

z線


Z距

APUに
@EC130,R89は す




z線

Bansterま


OM号
Aiロ
PWR_VEFGTLは M o b i l e Pentium III

Kvと

wに

A上


。 TC゙


K[hp^ン


@GND1に
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Coppermine-2 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 19
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9



UPで
Cルーホの


ルに


Uし

スPは
Cンコス注 意
゚:





ルーの

子は
ホ2
ル端



ル個
ーは


スュ電

゙と




シと




が必


A A
P W R _ CPUCORE
Cuppermine

5
6
7
8

5
6
7
8

5
6
7
8

5
6
7
8

5
6
7
8

5
6
7
8

5
6
7
8

5
6
7
8

2
10uF 10V

10uF 10V
C133

C134
2

1
4
3
2
1

4
3
2
1

4
3
2
1

4
3
2
1

4
3
2
1

4
3
2
1

4
3
2
1

4
3
2
1
0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1uFx4 16V 0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1 uFx4 16V
CM2 CM3 CM4 CM5 CM6 CM7 CM8 CM9

P W R _ CPUCORE GND1
B 2 B

5
6
7
8
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
C135

C136

C137

C138
1

4
3
2
1
0 . 1 uFx4 16V
CM10

GND1

C C





ルる

とー。ュ゙シモサン゙テン裏



の源
コの
US為
、貫
PU通にてCBUPC_RW注 意:
P
が 必
要 ルーの 端子は

ホル端子に

ルー個

貫通スュ゙シ各 モ
搭 載
U間
面 Pは

D層
CS接

A続
Uの
P表B-層
UDで
PAもCP_RWP P W R_CPUBUS
横 

層Uに




Pて

3は



Cに
1よ



Mを


C

しで

ル接接


ーる

と。
ホルと
スンータ゚強

ハSUBUPC_RWP
5
6
7
8

4
3
2
1

5
6
7
8

4
3
2
1

4
3
2
1

1
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
C139

C140

C141

C142
D D

2
4
3
2
1

5
6
7
8

4
3
2
1

5
6
7
8

5
6
7
8

0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1 uFx4 16V 0 . 1uFx4 16V 0 . 1 uFx4 16V
CM11 CM12 CM13 CM14 CM15

GND1

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
PassCon for Coppermine Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 20
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 21
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

P W R_CPUBUS
A A
R94
1 2
18,23 A20M#
1 . 5 K 1/16W 5%
R95
1 2
18 FERR#
1 . 5 K 1/16W 5%
R96
2 1
18 FLUSH#
1 . 5 K 1/16W 5%
R97
1 2
18,23 IGNNE#
B 1 . 5 K 1/16W 5% B
R98
1 2
18,27 GINTR
1 . 5 K 1/16W 5%
R99
1 2
18,27 GNMI
1 . 5 K 1/16W 5%
R100
1 2
18 SLP#
1 . 5 K 1/16W 5% P W R_CPUBUS PWR_3VMAIN
R101
1 2
18,27 GSMI#

2
2 2 0 1/16W 5%
C C
R102
R103
1 2 1 . 5 K 1/16W 5%
18,27 GSTPCLK#

2
6 8 0 1/16W 5%

1
R104
1K 1/16W 5% BFERR# 23
R105
1 2
18,27 GINIT#

3
1K 1/16W 5%

1
1 Q4
2SC2412K
R106
1 2
16,18 PREQ#

2
1 . 5 K 1/16W 5%

D R107 D
1 2 18 FERR#
18,27 GLO/HI#
r 1 . 5 K 1/16W 5%
Reserve

E E

R108 R109
2 1 1 2
18 PICD0 18 TCK
1K 1/16W 5% 1K 1/16W 5%
R110 R111
2 1 1 2
18 PICD1 18 TMS
P W R_CPUBUS
1K 1/16W 5% 1K 1/16W 5%
R112
1 2
R113 18 TDI
2 1
18 PICCLK 1K 1/16W 5%
R114 1K 1/16W 5% R115
F 1 2 1 2 F
18 TESTHI 18 TRST#
1 . 5 K 1/16W 5% 1K 1/16W 5%
GND1
R116
1 2
18 TESTLO1
1K 1/16W 5% v:d GND1

R117 CPU




A特




Rに


{y[WL載
1 2
18 TESTLO2 zuE線








1K 1/16W 5%

GND1 TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
SideBand Signals Pull Up Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 22
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

M9A 32 DCLKIN
M9B
R118
2 1
J24 BANISTER J26 DCLKO 32
A
32 HCLKBANI HCLKIN CPURST# CPURST# 16,18,27 AB25 BANISTER AC24 2 2 1/16W 5% A
DCLK DCLKO
31 BMD[0:63] BMD0 AE9 AF19 BCS#0 BCS#[0:3] 31
G24 HD#0 HD#[0:63] 18 BMD1 AF9 MD0 CS#0 AE17 BCS#1
18 HA#[3:35] HA#3 HD#0 HD#1 BMD2 MD1 CS#1 BCS#2
P25 G26 AF10 AD19
HA#4 R23 A#3 HD#1 E26 HD#2 BMD3 AE10 MD2 CS#2 AC16 BCS#3
HA#5 N22 A#4 HD#2 D24 HD#3 BMD4 AD9 MD3 CS#3
HA#6 R25 A#5 HD#3 H26 HD#4 BMD5 AC10 MD4 AD16 BDQM0 BDQM[0:7] 31
HA#7 P22 A#6 HD#4 F25 HD#5 BMD6 AE11 MD5 DQM0 AF16 BDQM1
HA#8 A#7 HD#5 HD#6 BMD7 MD6 DQM1 BDQM2
N24 J25 AF11 AD25
HA#9 T25 A#8 HD#6 E25 HD#7 BMD8 AF12 MD7 DQM2 AC25 BDQM3
HA#10 P23 A#9 HD#7 H21 HD#8 BMD9 AF13 MD8 DQM3 AE15 BDQM4
HA#11 M24 A#10 HD#8 J22 HD#9 BMD10 AE12 MD9 DQM4 AF17 BDQM5
HA#12 M23 A#11 HD#9 G25 HD#10 BMD11 AD15 MD10 DQM5 AD26 BDQM6
HA#13 A#12 HD#10 HD#11 BMD12 MD11 DQM6 BDQM7
M22 F23 AE13 AC26
A#13 HD#11 MD12 DQM7 BCKE[0:3] 31
HA#14 P26 G23 HD#12 BMD13 AF14
HA#15 N26 A#14 HD#12 C25 HD#13 BMD14 AF15 MD13 AA18 BCKE0
B A#15 HD#13 MD14 CKE#0 B
HA#16 L22 F26 HD#14 BMD15 AE14 AB17 BCKE1
HA#17 L26 A#16 HD#14 H25 HD#15 BMD16 AB20 MD15 CKE#1 AB19 BCKE2
HA#18 A#17 HD#15 HD#16 BMD17 MD16 CKE#2 BCKE3
J21 B25 AC21 AC20
HA#19 N25 A#18 HD#16 F24 HD#17 BMD18 AB22 MD17 CKE#3
HA#20 K23 A#19 HD#17 D25 HD#18 BMD19 AB21 MD18 AE16
HA#21 L23 A#20 HD#18 D26 HD#19 BMD20 Y21 MD19 SRAS# AF18 BSRAS# 31
HA#22 M25 A#21 HD#19 D23 HD#20 BMD21 AA22 MD20 SCAS# BSCAS# 31
HA#23 A#22 HD#20 HD#21 BMD22 MD21 BMA0 BMA[0:13] 26,31
K22 C24 AC23 AE18
HA#24 L25 A#23 HD#21 G22 HD#22 BMD23 AC22 MD22 MA#0 AC17 BMA1
HA#25 M26 A#24 HD#22 H22 HD#23 BMD24 AB23 MD23 MA#1 AC19 BMA2
HA#26 J23 A#25 HD#23 B24 HD#24 BMD25 AA23 MD24 MA#2 AE19 BMA3
HA#27 H23 A#26 HD#24 E22 HD#25 BMD26 Y22 MD25 MA#3 AC18 BMA4
HA#28 A#27 HD#25 HD#26 BMD27 MD26 MA#4 BMA5
N23 C26 W22 AB18
HA#29 L24 A#28 HD#26 C23 HD#27 BMD28 W21 MD27 MA#5 AD20 BMA6
HA#30 K26 A#29 HD#27 A23 HD#28 BMD29 W23 MD28 MA#6 AE20 BMA7
HA#31 K25 A#30 HD#28 A25 HD#29 BMD30 Y23 MD29 MA#7 AF20 BMA8
C A#31 HD#29 E23 HD#30 BMD31 W24 MD30 MA#8 AE21 BMA9 C
HD#30 HD#31 BMD32 MD31 MA#9 BMA10
B26 AC9 AE22
HD#31 E21 HD#32 BMD33 AB10 MD32 MA10 AD21 BMA11
HD#32 B23 HD#33 BMD34 AC11 MD33 MA#11 AF21 BMA12
HD#33 C21 HD#34 BMD35 AB11 MD34 MA#12 AF22 BMA13
HD#34 A24 HD#35 BMD36 AC12 MD35 MA13
HD#35 HD#36 BMD37 MD36
B22 AD11 AA19
HD#36 MD37 WE# BWE# 31
D21 HD#37 BMD38 AB12
HD#37 F19 HD#38 BMD39 AD13 MD38
18 HREQ#[0:4] HREQ#0 T26 HD#38 D22 HD#39 BMD40 AB14 MD39
HREQ#1 T23 HREQ#0 HD#39 C17 HD#40 BMD41 AC13 MD40
HREQ#2 HREQ#1 HD#40 HD#41 BMD42 MD41
T22 B20 AD12
HREQ#3 V25 HREQ#2 HD#41 A21 HD#42 BMD43 AC14 MD42
HREQ#4 U25 HREQ#3 HD#42 B21 HD#43 BMD44 AB15 MD43
HREQ#4 HD#43 D20 HD#44 BMD45 AB16 MD44
HD#44 D19 HD#45 BMD46 AC15 MD45
D HD#45 HD#46 BMD47 MD46 D
E20 AD17
HD#46 F18 HD#47 BMD48 AE23 MD47
HD#47 E19 HD#48 BMD49 AE24 MD48
HD#48 C20 HD#49 BMD50 AF23 MD49
HD#49 E16 HD#50 BMD51 AF24 MD50
HD#50 HD#51 BMD52 MD51
V26 A22 AE25
18 ADS# ADS# HD#51 MD52
U22 C18 HD#52 BMD53 AD23
18 DRDY# DRDY# HD#52 MD53
U21 A20 HD#53 BMD54 AE26
18 DBSY# V23 DBSY# HD#53 E17 HD#54 BMD55 AF25 MD54
18 HIT# U26 HIT# HD#54 D18 HD#55 BMD56 AB26 MD55
18 HITM# HITM# HD#55 HD#56 BMD57 MD56
D17 AA26
HD#56 B19 HD#57 BMD58 AA25 MD57
HD#57 A19 HD#58 BMD59 AB24 MD58
HD#58 E18 HD#59 BMD60 Y24 MD59
W26 HD#59 B18 HD#60 BMD61 Y25 MD60
18 RS#0 RS#0 HD#60 HD#61 BMD62 MD61
V24 F17 Y26
18 RS#1 RS#1 HD#61 MD62
E V21 A18 HD#62 BMD63 V22 E
18 RS#2 RS#2 HD#62 MD63
D16 HD#63
U23 HD#63 6,35 PDD[0:15] PDD0 AA7
18 HLOCK# T24 HLOCK# R26 PDD1 AE6 PDD0 AB6
18 HTRDY# HTRDY# BNR# BNR# 18 PDD2 PDD1 PDCS1# PDCS1# 6
R22 AD5 AC5
DEFER# DEFER# 18 PDD2 PDCS3# PDCS3# 6 PDA[0:2] 6
R24 PDD3 AD8
BPRI# BPRI# 18 PDD3
W25 PDD4 AE5 AF8 PDA0
BREQ0# BREQ#0 18 PDD5 AC7 PDD4 PDA0 AA6 PDA1
PDD6 AB8 PDD5 PDA1 AD7 PDA2
PDD7 PDD6 PDA2
B1 A2 AA8
22 BFERR# FERR# IGNNE# IGNNE# 18,22 PDD7
D4 B2 PDD8 AB9 AB5
58 KBINIT# RCIN# INIT# CPUINIT# 27 PDD8 PDDACK# PDDACK# 6,35
C4 B3 PDD9 AA10 AF6
58 KBA20G A20GATE INTR A3 INTR 27 PDD10 AC8 PDD9 PDIOR# AB7 PDIOR# 6
NMI B4 NMI 27 PDD11 AE7 PDD10 PDIOW# PDIOW# 6
A20M# A20M# 18,22 PDD12 PDD11
C2 AA9
SMI# SMI# 27 PDD12
E3 PDD13 AF7
STPCLK# STPCLK# 27 PDD13
PDD14 AE8 P1
F PDD15 AC6 PDD14 SPKR/GPIO14 SPKSYS 56 F
PDD15
AF5
6 PDDREQ PDDRQ
AA5
6 PIORDY PIORDY
BANISTER
1

BANISTER
C143
r 1 00pF 25V
2

RESERVED

GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BANISTER -1 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 23
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

M9C
M9D

A15 BANISTER D7 PCIAD0 PCIAD[0:31] 14,39,44,49


32 PCLKBANI PCICLK AD0 A5 PCIAD1 L1 BANISTER J1
AD1 PCIAD2 10 OVERCRNT0# OC#0 USBP0+ USBP0+ 10
B8 L4
14,39,44 P C IC/BE#[0:3] AD2 USBP0- USBP0- 10
A PCIC/BE#0 B6 E7 PCIAD3 M4 K2 A
PCIC/BE#1 C/BE#0 AD3 10 OVERCRNT1# OC#1 USBP1+ USBP1+ 10
B10 B7 PCIAD4 L2
PCIC/BE#2 A13 C/BE#1 AD4 A9 PCIAD5 USBP1- USBP1- 10
PCIC/BE#3 D13 C/BE#2 AD5 A6 PCIAD6
C/BE#3 AD6 PCIAD7
A7 J2
AD7 SMBDATA BSMBDATA 12,32,41,49
A8 PCIAD8 J3
AD8 SMBCLK BSMBCLK 1 2 , 3 2 ,41,49,59
B9 PCIAD9 56 EXTSMI# E2
AD9 C8 PCIAD10 55 MXTHLTL# H6 EXTSMI#/GPIO24 G3
AD10 D10 PCIAD11 H3 THRM#/GPIO8 SUSA# G2 BSUSA# 26
AD11 PCIAD12 61 LLB# BATLOW#/GPIO11 SUSB# BSUSB# 26
E8 E9 M5 G1
14,34,39,44 PCIDEVSEL# DEVSEL# AD12 4,55,61 RSMRST# RSMRST# SUSC# BSUSC# 26
A12 A11 PCIAD13 H2 E4
14,34,39,44 PCIFRAME# FRAME# AD13 59 BSRBTN# PWRBTN# PCI_STP# PCLKSTP# 32
D9 A10 PCIAD14 M2 D3
14,34,39,44 PCIIRDY# F10 IRDY# AD14 B11 PCIAD15 57,65 PWROK H4 PWROK CPU_STP# H1 CCLKSTP# 27
14,34,39,44 PCITRDY# F9 TRDY# AD15 C9 PCIAD16 59 BLID J4 LID/GPIO10 SUSCLK L3 32KCLK 44,46,57,65
14,34,39,44 PCISTOP# STOP# AD16 PCIAD17 56 RIOUT# RI#/GPIO12 SUS_STAT# SUSTAT# 39
B12 D11
14,39,44 PCIPAR PAR AD17 BAYRI 7
F8 E10 PCIAD18 F4
34,44 PCILOCK# PLOCK# AD18 GPIO1 EXTSCI# 56

2
B D8 C10 PCIAD19 J5 B
14,34,44 PCISERR# SERR# AD19 GPIO4 SMBALERT# 78

2
F1 B14 PCIAD20 AF4
55 PCIPME# PME#/GPIO0 AD20 GPIO5 LO/HI# 27

2200pF 25V

2200pF 25V
1M 1/16W 5%

1M 1/16W 5%
B17 C12 PCIAD21 J6 R610
14,34,39,44 P C ICLKRUN# CLKRUN# AD21 GPIO9 SECURITY# 8
E13 PCIAD22 R3 USB_ON 17 r 0 1005

R119

R120

C144

C145
AD22 D12 PCIAD23 GPIO13 N5

1
AD23 GPIO15 SMBCNT2 59 Reserved
C11 PCIAD24 K4

1
1 4 , 3 4 ,39,44,57 P C IINT#[0:3] AD24 GPIO17 BLUEEXIST# 4,10
PCIINT#0 D5 A16 PCIAD25 G4

1
PIRQ#A AD25 GPIO18 KBCSCI 58,59
PCIINT#1 E5 B15 PCIAD26 K3
PCIINT#2 PIRQ#B AD26 PCIAD27 GPIO20 BLUERI 4
C6 C13 P2
PIRQ#C/GPIO22 AD27 ZEROWS#/GPIO21 PCICACT# 57
PCIINT#3 E6 A17 PCIAD28
PIRQ#D/GPIO23 AD28 B16 PCIAD29 GND1 R1 Y4
AD29 B13 PCIAD30 34,51 IOCHRDY IOCHRDY IOR# U3 IOR# 34,51,56,58
AD30 C15 PCIAD31 IOW# U1 IOW# 34,51,56,58
AD31 1 6 , 5 1 , 5 6,58,59,60 SD[0:7] MEMR# MEMR# 34,59
U2
34,41,44,49 PCIREQ#[0:3] MEMW# MEMW# 34,59
E12 T4
PCIRST# RSTDRV RSTDRV 34,51,56
PCIREQ#0 D15 E15 PCIGNT#0 P C IGNT#[0:3] 14,34,39,44 SD0 V5 AC1 SA0 SA[0:18] 1 6 , 5 1,56,58,59
C PCIREQ#1 A14 PREQ#0 PGNT#0 C16 PCIGNT#1 SD1 V2 SD0 SA0 AE1 SA1 C
PCIREQ#2 PREQ#1 PGNT#1 PCIGNT#2 SD2 SD1 SA1 SA2
E14 D14 T2 AD1
PREQ#2 PGNT#2 SD3 R2 SD2 SA2 AE2 SA3
PCIREQ#3 A4 B5 PCIGNT#3 SD4 V6 SD3 SA3 AA2 SA4
PREQ3#/GPIO29 PGNT3#/GPIO30 SD5 V4 SD4 SA4 AB2 SA5
D6 C5 SD6 T3 SD5 SA5 AA3 SA6
49 SMBCNT0 REQA#/GPIO2 GNTA#/GPIO3 FR_EXIST# 17 SD7 SD6 SA6 SA7
T1 AC4
SD7 SA7 AB3 SA8
SA8 W1 SA9
C1 F2 PCIRST# 11,44,57 SA9 AA1 SA10
14,52 AC97_BCLK AC_BIT_CLK AC_RST# AC_RST# 14,55 SA10 AC2 SA11
SA11

r 0.1uF 16V
SA12

1
D2 D1 W5
52 A C 97_SDIN0 AC_DATA_IN0 AC_SYNC AC97_SYNC 14,52 SA12
E1 G5 AC3 SA13
14 A C 97_SDIN1 AC_DATA_IN1 AC_SDATA_OUT AC97_SDOUT 14,52 SA13

10K 1/16W 5%
W2 SA14
SA14 Y1 SA15
SA15 U6 SA16
SA16

C146

R121
D SA17 D
1

F6 W4

2
34,44 SERIRQ
r 22pF 25V

SERIRQ/GPIO7 SA17 U5 SA18


C147

F5 RESERVE SA18
6,35,60 IRQ14 IRQ14 TP25
V3 1
2

RESERVE SYSCLK SYSCLK


GND1 GND1
GND1

AB4 34,51 DREQ[0:3] DREQ0 AE4 AA4 DACK#0 DACK#[0:3] 34,51


32 14MBANI OSC DREQ1 V1 DREQ0 DACK#0 Y5 DACK#1
DREQ2 DREQ1 DACK#1 DACK#2
U4 AB1
N1 DREQ3 P5 DREQ2 DACK#2 P4 DACK#3
32 USBCLK CLK48 DREQ3/GPIO27 DACK#3/GPIO28
AD4
TC TC 51
6 , 3 5,51,58,60 IRQ[0:15] IRQ1 AD2 R5
IRQ1(KBC IRQ) KBCCS#/GPIO26 KBCCS# 58
E IRQ3 Y3 R4 E
IRQ3 BIOSCS# BIOSCS# 59
M1 IRQ4 AF3 T5
RTCX1 IRQ5 W6 IRQ4 MCCS#/GPIO25 N4 MCCS# 58
IRQ6 Y2 IRQ5 PCS#0/GPIO19 P3 SIN1 51,60
IRQ7 IRQ6 PCS#1/GPIO16 ASICCS# 56
1

AE3
IRQ7
4

H5
32.768kHz

X1 IRQ12 AF2 IRQ8#/GPIO6


10M 1/16W 5%

R125 IRQ12(MOUSE IRQ)


A C 97_SDIN1 2 1
R124

MDMATCH#
r 1 0 K 1/16W 5%
1

R126
2 1 M3 Reserve
RTCX2
0 1005 GND1
1

C148 C149
F 8pF 25V 10pF 25V X2 F
2

PWR_3VSTD PWR_3VMAIN
RM13
BANISTER
GND1 GND1 7 ARRAY 2 BANISTER
SMBALERT# 78
5 4 BLUEEXIST# 4,10
6 3 SECURITY# 8
1 8
17 FR_EXIST#

PWR_3VMAIN 1 0 K x 4 1/32W 5%

RM14

1 ARRAY 8
2 7 MDMATCH# TITLE
G 3 6 Thyme Main Board 04 G
17 USB_ON 4 5
4 BLUERI DRAW. No. CAST
1 0 K x 4 1/32W 5% C1CP052610-X4
GND1 Rev. DATE Design Apr. Descripton SHEET
BANISTER -2 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 24
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VSTD

P W R_CPUBUS

1
R127
A 1K 1/16W 5% A
M9E

1
C150

2
BANISTER

0.1uF 16V
P W R _VREFGTL

C151
4.7uF 10V
K5

2
TEST#

GND1

F22
GTLREF

K21
VTTA
VTTB
F20
zuす


BANISE近

pXン
PWR_TCの



1
B B
PWR_RTC C152
0.1uF 16V

2
N2

2
VCCRTC C153 C154
0.1uF 16V 1 0 00pF 25V

1
K1 L5 GND1
VSSUSB VCCUSB GND1

PWR_3VSUS
FL76
<FILTER>
2 1
C A1 C3 C
VSS1 VCC1 BLM21P300S
A26 E11
VSS2 VCC2

2
C7 G6

0.1uF 16V

2.2uF 16V
C14 VSS3 VCC3 G21

C155

C156
C19 VSS4 VCC4 L11
C22 VSS5 VCC5 L13

1
VSS6 VCC6
E24 L14
F3 VSS7 VCC7 L16
F21 VSS8 VCC8 N11 PWR_3VSUS
H24 VSS9 VCC9 N16 GND1
K24 VSS10 VCC10 P11
VSS11 VCC11
L12 P16
L15 VSS12 VCC12 T11
M11 VSS13 VCC13 T13
M12 VSS14 VCC14 T14
M13 VSS15 VCC15 T16
D VSS16 VCC16 D
M14 Y6
M15 VSS17 VCC17 AA17
M16 VSS18 VCC18 AA21
N3 VSS19 VCC19 AB13
N12 VSS20 VCC20 AD3
VSS21 VCC21
N13 AD24
N14 VSS22 VCC22
N15 VSS23
P12 VSS24
P13 VSS25 PWR_3VSTD
VSS26
P14
P15 VSS27
P24 VSS28 K6
R11 VSS29 VCCSUS
VSS30
1

1
R12
VSS31 C157 C158
R13
R14 VSS32 1 0 00pF 25V 0.1uF 16V
E VSS33 E
R15
2

2
R16 VSS34
T12 VSS35
VSS36 PWR_5VSUS PWR_3VSUS
T15
U24 VSS37
W3 VSS38 GND1
AA20 VSS39
VSS40

2
AA24
VSS41 R129 D4
AD6
AD10 VSS42 1K 1/16W 5%
VSS43 RB521S-30
AD14
AD18 VSS44
AD22 VSS45

1
VSS46
AF1 F7
AF26 VSS47 REFVCC
VSS48
F F
1

C159 C160
GND1 1 0 00pF 25V 1uF 10V
2

GND1
BANISTER

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BANISTER -3 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 25
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VSTD

M10A
A M8 1 A
24 BSUSA# 3 SUSA# 32,60,78
2 14
PWR_3VSUS C161

1
LV32A VCC
M10E
M10B
4 LV32A

2
24 BSUSB# 6 SUSB# 57,67,71,77

4.7uF 10V
5 GND

7
LV32A
C162 C163 C164 C165 C166 C167 C168 C169 M10C
C170

1
9
24 BSUSC# 8 SUSC# 68,77,78

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
B 10 GND1 B
56 SUSXMASK

2
LV32A

4.7uF 10V
M10DP5

C171 C172 C173 C174 C175 C176 C177 C178


2

2
1000pF 25V

1000pF 25V

1000pF 25V

1000pF 25V

1000pF 25V

1000pF 25V

1000pF 25V

1000pF 25V
1

1
C C

GND1






s近
BANISEed源
fTは
Rン
Lの
zuす る



pが
0.1uFと



Aそ













BANISTER
D PWR_3VSUS D

STRAPPING OPTIONS
2

2
SIGNAL DESCRIPTION DEFAULT
10K 1/16W 5%

RESERVE

RESERVE

RESERVE

RESERVE
r 10K 1/16W 5%

r 10K 1/16W 5%

r 10K 1/16W 5%

r 10K 1/16W 5%
R130

R688

R689

R690

R691
MA10 Quick Start/Deep Sleep PULL UP
1

1
MA11 IOQ depth =8 PULL UP
23,31 BMA[0:13]
Host Frequenct Select Strap to High = 100MHz PULL
BMA12 MA12 DOWN
E E
BMA13

BMA9

BMA7

BMA1

BMA10

BMA11
2

1
r 10K 1/16W 5%

r 10K 1/16W 5%

F F
R131

R132
1

Reserve Reserve

GND1







zuし

CHIPSET(BAN)近
Rは

Lの
PULDOWあ


BNISTER内

MA13,97に


TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Banister Strap Options Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 26
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9
RM15 0 x 4 1/32W 5%
ARRAY N o n G e yserville

1 8
2 7
4 5
3 6
A A
RM16 0 x 4 1/32W 5%
ARRAY N o n G e yserville
7 2
1 8
6 3
4 5

Geyserville
M11
B PWR_3VSUS G e y s e rville SCL PWR_3VMAIN B
20 1
23 NMI NMI G_NMI GNMI 18,22
PWR_3VMAIN 16 4
23 INTR INTR G_INTR GINTR 18,22

1
22 8
23 CPUINIT# INIT# G_INIT# GINIT# 18,22
24 48 R134
A20M# G_A20M#
2

21 2
R135 17 IGNNE# G_IGNNE# 5 4 . 7 K 1/16W 5%
23 SMI# SMI# G_SMI# GSMI# 18,22 Geyserville
r 1 0 0 K 1/16W 5%

2
Reserve 23 3
23 STPCLK# STP_CLK# G_STPCLK# GSTPCLK# 18,22
Geyserville 19 11
1

13 SUSSTAT1# G_SUSSTAT1# 47
24 CCLKSTP# CPU_STP_IN# CPU_STP_OUT# STP_CPU# 32

R136
14 1 2
24 LO/HI# G_LO_HI# GLO/HI# 18,22
C 0 1005 C
Geyserville
1

15 10
55,71 VR_ON VR_ON LO/HI#
R137 29
1 0 0 K 1/16W 5% 43 VGATE
IGN_VGATE# 9
PWR_3VSUS CPUPWRGD 32
VRPWRGD
28
2

R140 VR100/50#
1 2 44
PLL30/60# 12
VRCHGNG# VRCHGNG# 56
GND1 1 0 K 1/16W 5% 33
VR_HI/LO# VR_HI/LO# 28,57
Geyserville 41 34
CRESET# LP_TRANS# PWR_3VMAIN
P W R_CPUBUS PWR_3VMAIN R141 0 1005
2 1 26 35
32 14MGEY CLK_IN_A RSVD0

1
25 39
CLK_IN_B RSVD1
1

Geyserville 45 40 R143
D R144 CLKEN# RSVD2 D
2

2
46
RSVD3 1 0 K 1/16W 5%
R146 R147 R148
N o n G e yserville
4 . 7 K 1/16W 5% 38 4 . 7 K 1/16W 5% 4 . 7 K 1/16W 5%
1K 1/16W 5% Geyserville 37 STB#

2
Geyserville 36 DIN Geyserville Geyserville

VCC3_1
VCC3_2
2

GND_1
GND_2
GND_3
GND_4
GND_5
DOUT
1

1
GND1

18
31
42
27

30
3

7
1 Q6 CPUPWRGD 11
2SC2412K
Geyserville
2

Geyserville VRPWRGD 11
C181
1 2
E 16,18,23 CPURST# E
0 . 01uF 16V
Geyserville PWR_3VSUS
1

C602 C182
1 2
1 0 00pF 25V
0 . 01uF 16V
2

Geyserville

GND1 GND1

PWR_3VMAIN
F F

Geyserville R149 1 . 5 K 1/16W 5%


1 2
23 NMI
Geyserville R150 1 . 5 K 1/16W 5%
1 2
23 INTR
Geyserville R151 1K 1/16W 5%
1 2
23 CPUINIT#
Geyserville R152 1 . 5 K 1/16W 5%
1 2
23 SMI# TITLE
G Geyserville R153 6 8 0 1/16W 5% Thyme Main Board 04 G
1 2
23 STPCLK# DRAW. No. CAST
C1CP052610-X4

S p e e d S tep Rev.
Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
27
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

VID4 VID3 VID2 VID1 VID0 V

yこ

y[Wの
部iに



】 0 0 0 0 0 2.000

Kvは


(そ






rI近


d源
PWR_CUOEの
) 0 0 0 0 1 1.950

B 0 0 0 1 0 1.900 B
0 0 0 1 1 1.850
0 0 1 0 0 1.800
0 0 1 0 1 1.750
M12 0 0 1 1 0 1.700
R154 r 0 1005 Reserve
1 2 3 2 0 0 1 1 1 1.650
1A1 1B1 VID0 67
4 5
1A2 1B2
R155 r 0 1005 Reserve →
→ 0 1 0 0 0 1.600
1 2 7 6
2A1 2B1 VID1 67
8 9 0 1 0 0 1 1.550
R156 r 0 1005 Reserve 2A2 2B2
1 2 11 10 0 1 0 1 0 1.500
C 3A1 3B1 VID2 67 C
14 15
R157 0 1005 Geyserville 3A2 3B2 0 1 0 1 1 1.450
2 1 17 16
4A1 4B1 VID3 67
18 19 0 1 1 0 0 1.400
R158 r 0 1005 Reserve 4A2 4B2
2 1 21
5A1 5B1
20 VID4 67 →
→ 0 1 1 0 1 1.350
22 23
5A2 5B2 0 1 1 1 0 1.300
PWR_5VSUS
0 1 1 1 1 0(OFF)
24
VCC C183

1
27,57 VR_HI/LO# 13 1 0 0 0 0 1.275
BX

1
0.1uF 16V
1 12 Geyserville 1 0 0 0 1 1.250

r 0 1005

r 0 1005

r 0 1005

r 0 1005

r 0 1005
R164 r 0 1005 Reserve BE# GND

Reserve

Reserve

Reserve

Reserve

Reserve
2
1 2 1 0 0 1 0 1.225
D CBT3383PW D
R165 0 1005 Geyserville GND1 Geyserville GND1

2
1 0 0 1 1 1.200

R159

R160

R161

R162

R163
1 2
1 0 1 0 0 1.175
R166 r 0 1005 Reserve Reserved for non geyserville
2 1 1 0 1 0 1 1.150
R167 r 0 1005 Reserve 1 0 1 1 0 1.125
2 1 GND1

→ 1 0 1 1 1 1.100
R168 0 1005 Geyserville
2 1 1 1 0 0 0 1.075
1 1 0 0 1 1.050
1 1 0 1 0 1.025
E GND1 E
1 1 0 1 1 1.000
1 1 1 0 0 0.975
1 1 1 0 1 0.950
1 1 1 1 0 0.925
1 1 1 1 1 0(OFF)

PIII SpeedStep 600/500MHz LV ---> 1.35V/1.1V


Celeron 550MHz --->1.6V
F F
(Celeron 500MHz ---> 1.6V)
(Celeron 500MHz LV --->1.35V)

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
VID CONTROL Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 28
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 29
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 30
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9



゚フッワスン゚内





ピフール゙こ

ク 可

゚フッワスン゚内





ピフール゙こ


EMA(B),DQCSK
23 BMD[0:63]








。 ンータ゚@SRA#,Cは sに


他 ハ





A
゙トー゙@や GND1で
,間











カ A
BDQM[0:7] 23
MD[0:63] 12 RM17
RM18 RM19 ARRAY
ARRAY ARRAY
1 8 BDQM6
BANISTER DIMM BMD0 1 8 MD0 BMD32 8 1 MD32 12 DQM6 2 7 BDQM2
SLOT BMD1 2 7 MD1 BMD33 7 2 MD33 12 DQM2 3 6 BDQM3
BMD2 MD2 BMD34 MD34 12 DQM3 BDQM0
3 6 6 3 4 5
BMD3 12 DQM0
4 5 MD3 BMD35 5 4 MD35
3 3 x 4 1/32W 5%
2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5%
sグ
_ン
RM20 RM21 RM22
B ARRAY ARRAY ARRAY B

BMA等 BMD4
BMD5
1
2
8
7
MD4
MD5
BMD36
BMD37
8
7
1
2
MD36
MD37 12 DQM7
1
2
8
7
BDQM7
BDQM5
12 DQM5 BDQM1
BMD6 3 6 MD6 BMD38 6 3 MD38 3 6
12 DQM1
BMD7 4 5 MD7 BMD39 5 4 MD39 4 5 BDQM4
12 DQM4

1inch以 2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5%
3 3 x 4 1/32W 5%
Rばクン゚ヒン゙EMA,DQCS#KRWの
抵 タ RM23 RM24 可

゚フッワスン゚内





ピフール゙こ


zuす

BANISTER側



。 ARRAY ARRAY RM25 BCS#[0:3] 23
ARRAY
BMD8 1 8 MD8 BMD40 8 1 MD40
BMD9 2 7 MD9 BMD41 7 2 MD41 8 1 BCS#0
12 CS#0
BMD10 3 6 MD10 BMD42 6 3 MD42 7 2 BCKE1
BMD11 4 5 MD11 BMD43 5 4 MD43 12 CKE1 6 3 BCS#1
C 12 CS#1 C


゚フッワスン゚内





ピフール゙こ

ク 12 CS#3
5 4 BCS#3
2 2 x 4 1/32W 5%
RM26 2 2 x 4 1/32W 5% 3 3 x 4 1/32W 5%
ARRAY RM27 BCKE[0:3] 23
RM28
23,26 BMA[0:13] MA[0:13] 12
BMA5 8 1 MA5 ARRAY ARRAY
BMA4 7 2 MA4
BMA1 6 3 MA1 BMD12 1 8 MD12 BMD44 8 1 MD44
BMA2 5 4 MA2 BMD13 2 7 MD13 BMD45 7 2 MD45 RM29
BMD14 3 6 MD14 BMD46 6 3 MD46 ARRAY
3 3 x 4 1/32W 5% BMD15 4 5 MD15 BMD47 5 4 MD47
8 1 BCKE3
12 CKE3
2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5% 7 2 BCKE2
12 CKE2 6 3 BCKE0
RM30 12 CKE0 5 4 BCS#2
RM31 RM32 12 CS#2
ARRAY
D ARRAY ARRAY 3 3 x 4 1/32W 5% D
BMA7 1 8 MA7
BMA8 2 7 MA8 BMD16 1 8 MD16 BMD48 8 1 MD48
BMA3 3 6 MA3 BMD17 2 7 MD17 BMD49 7 2 MD49
BMA0 4 5 MA0 BMD18 3 6 MD18 BMD50 6 3 MD50
BMD31 4 5 MD31 BMD51 5 4 MD51
3 3 x 4 1/32W 5%
2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5%
R169 1 0 1/16W 5%
1 2
12 SRASB# BSRAS# 23
RM33 RM34
RM35 ARRAY ARRAY
ARRAY BMD19 1 8 MD19 BMD52 8 1 MD52
BMA11 1 8 MA11 BMD20 2 7 MD20 BMD53 7 2 MD53
BMA9 2 7 MA9 BMD21 3 6 MD21 BMD54 6 3 MD54 R170 1 0 1/16W 5%
E BMA12 3 6 MA12 BMD30 4 5 MD30 BMD55 5 4 MD55 2 1 E
12 SCASB# BSCAS# 23
BMA6 4 5 MA6
2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5%
3 3 x 4 1/32W 5%

RM36 RM37
R171 ARRAY ARRAY
BMA10 1 2 MA10 R172
3 3 1/16W 5% BMD22 2 7 MD22 BMD61 8 1 MD61 1 2
12 WEB# BWE# 23
BMD25 4 5 MD25 BMD56 7 2 MD56
R173 BMD24 1 8 MD24 BMD57 6 3 MD57 1 0 1/16W 5%
BMA13 2 1 MA13 BMD23 6 3 MD23 BMD62 5 4 MD62
3 3 1/16W 5%
2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5% 上


縦列

R書

Eれ

Tい

S集

Iケ



Nび
4ケ

Aは


3B






・配




と。
F RM38 RM39 F
ARRAY ARRAY
BMD26 1 8 MD26 BMD58 8 1 MD58
BANISTER DIMM BMD27 2 7 MD27 BMD59 7 2 MD59
SLOT BMD29 3 6 MD29 BMD60 6 3 MD60
BMD28 4 5 MD28 BMD63 5 4 MD63

2 2 x 4 1/32W 5% 2 2 x 4 1/32W 5%

sグ
_ン

G BMD等 TITLE
Thyme Main Board 04 G


h内
cni1 DRAW. No. CAST
C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
SDRAM DUMPING Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 31
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9


zuC線

4,5st近
APLの
fTは
Rン



晶 す




M号




oX等


Ap^[ン

ま は






。 zu願


in直
o力
^は
fTtル
Rン
O抵



HCLKPU,BANIの




x^[)。

(GD隣






4,5wを

A極
bは
Nロ




A A
PWR_3VMAIN 1 4 . 3 1 8 1 8 MHz(EPSON)
X3 R174 0 1005 M13
FL69 3 3 1/16W 5% 14MGEY 27
1 2
2 1

1
2
R177 2 4 REF0 14MBANI 24
1 0 K 1/16W 5% X1 FL70 3 3 1/16W 5%

R178
1 2 1

r 1M 1/16W 5%
Reserve
REF1 14MSIO 51
5
X2

2
C184 C185 R181 1 0 1/16W 5%

2
R185 0 1005 D6 45 FL71 3 3 1/16W 5% 2 1
REF2 HCLKCPU 18

2
2 1 1 2 16pF 25V 16pF 25V 1 2
26,60,78 SUSA#

r 10pF 25V

r 10pF 25V

r 10pF 25V
2

C186

C187

C188
R183 2 2 1/16W 5% R184 1 0 1/16W 5%
RB521S-30 GND1 GND1 44 42 CPUCLK0 2 1 HCLK 1 2

1
B PWR_DWN# CPUCLK0 HCLKBANI 23 B
R639 Reserve Reserve Reserve
27 41 1 2
27 STP_CPU# CPU_STP# CPUCLK1 r 1 0 1/16W 5%
RESERVE
26 R187 3 3 1/16W 5% GND1
24 PCLKSTP# PCI_STP# 8 PCICLK_F 1 2
PCICLK_F PCLKBANI 24
PWR_PLL3S R188 3 3 1/16W 5%
9 PCICLK0 1 2
19 PCICLK0 PCLKVGA 39
12,24,41,49 BSMBDATA SDATA R191 3 3 1/16W 5%
1 2 20 11 PCICLK1 1 2
1 2 , 2 4 ,41,49,59 BSMBCLK SCLK PCICLK1 PCLKPCIC 44
2

R190 0 1005 18 R193 3 3 1/16W 5%


R192 SEL100/66# 12 PCICLK2 1 2
C 6 PCICLK2 PCLKMPCI 14 C
1 0 K 1/16W 5% MODE
13
PCICLK3

1
1

C189

C190
r 10pF 25V

r 10pF 25V
14
PCICLK4

2
Reserve Reserve
PWR_3VSUS 39 16
23 DCLKO BUF_IN PCICLK5 R194 2 2 1/16W 5%
1

1 2 GND1
HUBCLK 10
10K 1/16W 5%

P W R_PLL2.5M
R196 2 2 1/16W 5%
R195

22 1 2
48/24MHZA USBCLK 24
2

C191 40 R197 2 2 1/16W 5%


2

D FL67 0.1uF 16V VDDLCPU D


23 1 2
<FILTER >

48/24MHZB CLK48M 56
B L M21P300S PWR_PLL3S
1

GND1 48
VDDREF R198
GND1 46 36 2 1
VDDREF SDRAM0 SDCLK1A 12
2 2 1/16W 5%
1

1
PWR_PLL3S 25 R199

C192

C193

C194

C195

C196

C197

C198
r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V
VDDCOR 35 2 1
SDRAM1 SDCLK1B 12
7 2 2 1/16W 5%
VDDPCI
15

2
VDDPCI R200
33 2 1
SDRAM2 SDCLK2A 12
21 2 2 1/16W 5% Reserve Reserve Reserve Reserve Reserve Reserve Reserve
10uF 10V

56pF 25V
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

VDD48
1000pF 25V

R201
2

28 32 2 1
VDDSDR SDRAM3 SDCLK2B 12
2 2 1/16W 5% GND1 GND1
1

34
VDDSDR
E E
C199

C200

30
1

C201

C202

C203

C204

C205

C206

C207

C208

SDRAM4
2

29
SDRAM5
R202
38 2 1
FB DCLKIN 23

のコ
ンnの



i電
Cサ


PI GND1 3 3 1/16W 5%
3




置願


す。 10 GND

M含
5.む
2。
L)LP_RWP( GND

2
17

8pF 25V
r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V
24 GND
GND

C209

C210

C211

C212

C213
31 47
PWR_VGA PWR_PLL GND NC
37
1

1
43 GND Reserve Reserve Reserve Reserve
R203 GND
1 2
F F
r 0 1608 P W R_PLL2.5M
Reserve FL68 GND1
<FILTER> I C S9248AG-92
2 1
GND1
BLM21P300S
1000pF 25V
10uF 10V

56pF 25V
2

2
C214

C215

C216
1

TITLE
G Thyme Main Board 04 G

GND1 DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
PLL Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 32
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 33
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VMAIN
PULL-UPs for PCI PULL-UPs for E-I/O PWR_5VMAIN

A A

RM40
RM41 ARRAY
1 4 , 2 4,39,44,57 PCIINT#[0:3]
ARRAY 10 9
PCIINT#0 5 4 1
PCIINT#1 7 2 24,51 IOCHRDY
PCIINT#2 6 3 2
PCIINT#3 8 1
3
B B
2 . 7 K x 4 1/32W 5% 4
24,59 MEMR#

r 1000pF 25V

r 1000pF 25V

r 1000pF 25V

r 1000pF 25V
2

2
5
24,51,56,58 IOR#
6

C217

C218

C219

C220
24,59 MEMW#

1
7
RESERVE 24,51,56,58 IOW#
8
24,51,56 RSTDRV
RM42
GND1 ARRAY
1 K x 8 1/20W 5%
4 5
14,24,39,44 PCIDEVSEL# 1 8
24,44 SERIRQ 2 7
C 14,24,39,44 PCISTOP# 3 6 C
24,44 PCILOCK# 24,51 DACK#[0:3]
2 . 7 K x 4 1/32W 5%
RM43
ARRAY
RM44 DACK#0 6 3
24,41,44,49 P C IREQ#[0:3]
ARRAY DACK#1 8 1
DACK#2 7 2
PCIREQ#0 8 1 DACK#3 5 4
PCIREQ#1 7 2
PCIREQ#2 6 3
PCIREQ#3 5 4 1 0 K x 4 1/32W 5%

1 0 K x 4 1/32W 5%
D D
RM45
14,24,39,44 P C IGNT#[0:3]
ARRAY
PCIGNT#0 8 1
PCIGNT#1 7 2
PCIGNT#2 6 3
PCIGNT#3 5 4

2 . 7 K x 4 1/32W 5% 24,51 DREQ[0:3]


RM46
ARRAY
DREQ2 1 8
DREQ1 2 7
E DREQ3 3 6 E
DREQ0 4 5

RM47 1 0 K x 4 1/32W 5%
ARRAY
GND1
1 8
14,44 PCIPERR# 2 7
14,24,39,44 PCITRDY# 3 6
14,24,39,44 PCIIRDY# 4 5
14,24,44 PCISERR#

2 . 7 K x 4 1/32W 5%

RM48
F F
ARRAY
1 8
14,24,39,44 P C ICLKRUN# 2 7
14,24,39,44 PCIFRAME# 3 6
4 5

2 . 7 K x 4 1/32W 5%

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
PULL UP Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 34
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

Pull ups for IDE(P)

B PWR_5VMAIN B
PWR_5VMAIN

2
C221

C222
0.1uF 16V

0.1uF 16V
PWR_5VMAIN RM49
57 DKQBUFEN# 6,23 PDD[0:15]

1
M14 ARRAY
10 9

1
41 15 PDD3 1

0.1uF 16V
C223
BPDD[0:15] GND VCC GND1
6 BPDD[0:15] BPDD0 2 48 PDD2 2

2
1A1 1OE# DKPDD[0:15]
BPDD1 3 46 DKPDD0 DKPDD[0:15] 7 PDD1 3
1A2 1B1
M15
BPDD2 4 45 DKPDD1 PDD0 4
1A3 1B2 GND1
C BPDD3 5 44 DKPDD2 57 DKQBUFEN# 1 24 PDD7 5 C
1A4 1B3 1OE# VCC
BPDD4 6 43 DKPDD3 3 2 PDD6 6
1A5 1B4 6,57 BAYLMP1# 1A1 1B1 DKBAYLMP1# 7
BPDD5 7 42 DKPDD4 4 5 PDD5 7
1A6 1B5 6,57 IDERST# 1A2 1B2 DKRSTDRV# 7
BPDD6 9 40 DKPDD5 7 6 PDD4 8
1A7 1B6 6,24,60 IRQ14 1A3 1B3 DKIRQ14 7
BPDD7 10 39 DKPDD6 8 9
1A8 1B7 6 SPDCS3# 1A4 1B4 DKSPDCS3# 7 1 0 K x 8 1/20W 5%
BPDD8 11 38 DKPDD7 11 10
1A9 1B8 6 SPDCS1# 1A5 1B5 DKSPDCS1# 7
BPDD9 12 37 DKPDD8 13
1A10 1B9 2OE#
8 36 DKPDD9 14 15
GND 1B10 6,23 PDDACK# 2A1 2B1 DKPDDACK# 7
D 17 1 17 16 D
GND NC 6 SPDIOR# 2A2 2B2 DKSPDIOR# 7
BPDD10 13 47 18 19
2A1 2OE# 6 SPDIOW# 2A3 2B3 DKSPDIOW# 7
BPDD11 14 35 DKPDD10 21 20
2A2 2B1 6 BPDDREQ 2A4 2B4 DKBPDDREQ 7
BPDD12 16 34 DKPDD11 22 23
2A3 2B2 6 SPDIORDY 2A5 2B5 DKPIORDY 7
BPDD13 18 33 DKPDD12 12
2A4 2B3 GND
BPDD14 19 31 DKPDD13
2A5 2B4 GND1
S N 7 4 CBT3384APW
BPDD15 20 30 DKPDD14
BPDA[0:2] 2A6 2B5
6 BPDA[0:2] BPDA0 21 29 DKPDD15
2A7 2B6
E BPDA1 22 28 E
2A8 2B7 DKBPDA0 7
BPDA2 23 27
2A9 2B8 DKBPDA1 7
24 26
6 BPDIAG# 2A10 2B9 DKBPDA2 7
32 25
GND 2B10 DKBPDIAG# 7

GND1
S N 7 4 C B T 16210DGV

C B T 1 6 2 1 0 , C B T 3384はBAY
F 直


近に
N搭



Cと

  F


゚フッは

ワ右
xの
ス関
D係
ンをD保
゚て
Pば
ヒKD,xDDPB


場合

、設




面゚通
知す



。 フッワスン゚注 意

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BAY Q-SW,IDE PULL UP Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 35
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 36
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

R204 1K 1/16W 5%
1 2
7 DKBAYID0 BAYID0 57

2
C224
1 0 00pF 25V

1
GND1

C C
R205
1 2
7 DKBAYID1 BAYID1 56
1K 1/16W 5%

2
C225
1 0 00pF 25V

1
GND1

R206
1 2
7 DKBAYID2 BAYID2 56
D 1K 1/16W 5% D

2
C226
1 0 00pF 25V

1
GND1

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BAY ID Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 37
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

uこ

VGA(MOBILTY-)近




iは

{y[Wの


A A

B B

C C

z線

D先







R207 2 1 0 1005
39 LVDSB0- LVDS0- 4
R208 2 1 0 1005
39 LVDSB0+ LVDS0+ 4

x設
xS計
D条
VL件
,xxBSDVL
R209 2 1 0 1005
39 LVDSB1- LVDS1- 4
(ST/W 39 LVDSB1+
R210 2 1 0 1005
LVDS1+ 4
まで 両 信 号Nの 合 計 で C)

下にす るm各 線 長mの誤 -差は
2
-と
,-+と
,1-+S,0D+SVCDLSVDLVL- 39 LVDSB2- R211 2 1 0 1005 LVDS2- 4
する
゙トー゙で
カDの

N-は
G,+2SDVと L R212 2 1 0 1005
Ω



00を
1スン゙ター゚ヒン各 線 の イ- 39 LVDSB2+ LVDS2+ 4
ビ にヤ す
打3るち回
は以
最下 -小
)限
(
D R213 2 1 0 1005 D
39 LVDSBC- LVDSC- 4
R214 2 1 0 1005
39 LVDSBC+ LVDSC+ 4

2
C852

C853

C854

C855

C856

C857

C858

C859
r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V
1

1
2

2
C860

C861

C862

C863
r 10pF 25V

r 10pF 25V

r 10pF 25V

r 10pF 25V
1

1
GND1 GND1 GND1 GND1
E E

Reserved

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
LCD DUMPING Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 38
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PIO0VDEMemorySiz1=4B,8G


1の

Dに

Nら
nGiP2※
W




カッ
ト出



うに



るこ

。 s要
¥示




Nお




rの


VIAxは
※ GPIO1HostBuType=A,0C
A A
(10KohmRequird)
M16A PWR_3VSUS
PWR_3VSUS A15 E6
C16 SBA7 ZVPORT18 A7
B16 SBA6 ZVPORT17 B7
SBA5 ZVPORT16

1
E16
C17 SBA4 C7 R215 R216
SBA3 ZVPORT15

1K 1/16W 5%

1K 1/16W 5%

1K 1/16W 5%
A17 D7
SBA2 ZVPORT14

2
20K 1/16W 5%
B18 E7 1 0 K 1/16W 5% r 1 0 K 1/16W 5%

r 2.7K 1/16W 5%
A19 SBA1 ZVPORT13 A8 Reserve
H20 SBA0 ZVPORT12

Reserve

2
H17 ST2 B8
ST1 ZVPORT11
H16 C8

R217

R218

R221
ST0 ZVPORT10

2
C20 D8

1
F17 SB_STB ZVPORT9 A9 R222 R223
B B

R219

R220
C13 AD_STB1 ZVPORT8
H18 AD_STB0 B9 r 1 0 K 1/16W 5% 1 0 K 1/16W 5%
R224 r 0 1005 RBF# ZVPORT7 Reserve
B15 C9
1 2 C15 AGP_BUSY# ZVPORT6 D9

1
24 SUSTAT# STP_AGP# ZVPORT5
Reserve V4 A10
PCI33EN ZVPORT4
B10 GND1
ZVPORT3
R225 r 0 1005
W2
Y2 F32KHZ/TEST_EN ZVPORT2
C10
D10 z線

D先







1 2 Y3 STANDBY# ZVPORT1 D11
Reserve SUSPEND# ZVPORT0
GND1 PWR_3VSUS
14,24,34,44 P C ICLKRUN# H19 A1 のx設
xS計D条
VL件
,xxBSDVL
J17 CLKRUN# GPIO0 A2
41 VGAREQ#3 J18 REQ# GPIO1 B2 VIA1 VIA RM50 (ST/W
24,34 PCIGNT#3 A16 GNT# GPIO2 A3 VIA2 VIA 1 8 まで 両 信 号Nの 合 計 で C)
C 14,24,44 PCIPAR PAR GPIO3 以
下にす るm各 線 長mの誤 -差は
2 C
14,24,34,44 PCISTOP#
B17
STOP# GPIO4
B3 VIA3 VIA 2 7 -と
,-+と
,1-+S,0D+SVCDLSVDLVL-
D16 A4 VIA4 VIA 3 6 する
゙トー゙で
カDの
間N-は
G,+2SDVと L
14,24,34,44 PCIDEVSEL# B19 DEVSEL# GPIO5 B4 VIA5 VIA 4 5 Ω



00を
1スン゙ター゚ヒン各 線 の イ-
14,24,34,44 PCITRDY# A20 TRDY# GPIO6 C4 VIA6 VIA SMT8 ビ にヤ す
打3るち回
は以
最下 -小
)限
(
R227 1 0 0 1/16W 5% 14,24,34,44 PCIIRDY# D19 IRDY# GPIO7 A5 1 0 K x 4 1/32W 5%
2 1 14,24,34,44 PCIFRAME# IDSEL E19 FRAME# GPIO8 B5 RM51
14,24,44 PCIAD31 IDSEL/PIPE# GPIO9
K16 3 6
14,24,34,57 PCIINT#2 INTR#
G17 C5 1 8
57 VGARST# RESET# GPIO10
J19 D5 2 7
32 PCLKVGA CPUCLK GPIO11 E5 4 5
GPIO12 A6 SMT8
GPIO13 1 0 K x 4 1/32W 5%
B6
GPIO14 C6
GPIO15 CRT_SCL 41
D6
GPIO16 CRT_SDA 41
G4
LCDDO0 LVDSB0- 38
D F3 D
LCDDO1 LVDSB0+ 38
F2
LCDDO2 LVDSB1- 38
E1
LCDDO3 LVDSB1+ 38
F1
LCDDO4 LVDSB2- 38
G3
LCDDO5 LVDSB2+ 38
G2
LCDDO6 LVDSBC- 38
G1
LCDDO7 LVDSBC+ 38
H1
LCDDO8 H2
C18 LCDDO9 J3
14,24,44 PCIC/BE#3 C/BE#3 LCDDO10
E20 J2
14,24,44 PCIC/BE#2 C/BE#2 LCDDO11
E15 J1
14,24,44 PCIC/BE#1 C/BE#1 LCDDO12
B13 K4
PCIAD[0:31] 14,24,44 PCIC/BE#0 C/BE#0 LCDDO13 K3 PWR_3VSUS PWR_5VSUS
14,24,44,49 PCIAD[0:31] PCIAD31 F16 LCDDO14 K2
PCIAD30 AD31 LCDDO15
G20 K1
PCIAD29 G16 AD30 LCDDO16 L1
E E

100K 1/16W 5%
PCIAD28 J20 AD29 LCDDO17 L2
AD28 LCDDO18

2
PCIAD27 D17 L3
AD27 LCDDO19

2
PCIAD26 F20 L4 R228
PCIAD25 AD26 LCDDO20
G19 M1
AD25 LCDDO21 1K 1/16W 5%
PCIAD24 G18 M2
PCIAD23 F19 AD24 LCDDO22 M3

R229
PCIAD22 F18 AD23 LCDDO23

1
PCIAD21 B20 AD22 R5

1
PCIAD20 AD21 VDDQ
D20 R1
AD20 SSIN VSSIN 43
PCIAD19 E18 T1
AD19 SSOUT VSSOUT 43
PCIAD18 E17 P4
PCIAD17 C19 AD18 MONDET R2
PCIAD16 D18 AD17 GIOCLAMP T3
PCIAD15 AD16 LTGIO0
B14 T4
PCIAD14 D15 AD15 LTGIO1 U1
PCIAD13 A18 AD14 LTGIO2 T2
F PCIAD12 A14 AD13 NC/R R3 F
AD12 VSSX

2
PCIAD11 D14 R4
PCIAD10 AD11 VSSY
C14 P3

r 100K 1/16W 5%
PCIAD9 E14 AD10 VSSZ GND1
PCIAD8 A13 AD9 V3

Reserv e
LCDEN 43,56,77

R230
PCIAD7 D13 AD8 DIGON W1
AD7 BIASON VENPVEE 4,43
PCIAD6 B12 Y1

1
AD6 BLON# BLEN3# 41
PCIAD5 A12
PCIAD4 C12 AD5
PCIAD3 D12 AD4 V2
PCIAD2 C11 AD3 LCDTMG3 V1 GND1
PCIAD1 A11 AD2 LCDTMG2 U4
PCIAD0 AD1 LCDTMG1
B11 U3
AD0 LCDTMG0
Mobility M
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
VGA Mobility-M-1 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 39
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A
VMA[0:11] M16B PWR_3VSUS
ROMCS# A D D IN CARD
VMA0 T6 Y11
MA0 MD0
Y7 U12 DNI (DEFAULT)
MA1 MD1 VMA[0:11] D O N ' T R E A D B I O S S T R A P S ( SYSTEM ROM)
W7 V12
V7 MA2 MD2 W12 R231 r 1 0 K 1/16W 5%
MA3 MD3 10K R E A D B I O S S T R A P S (LOCAL ROM)
VMA0 2 1 Reserve
U7 Y12
VMA5 MA4 MD4
Y8 V13
MA5 MD5 MA0 RESERVED PCI 33EN
W8 W13 B U S I NTERFACE BUS TYPE
VMA7 V8 MA6 MD6 Y13
MA7 MD7 DNI (DEFAULT)
VMA8 Y9 U14 P C I 3 3 M H z , 3 . 3 V SIGNALING DNI 10K
VMA9 MA8 MD8 P C I 3 3 M H z , 5 V SIGNALING 10K 10K
W9 V14
W6 MA9 MD9 W14 PC I66MHZ 10K DNI
U2 MA10 MD10 Y14 AGP 1X , 2X DNI DNI
B MA11 MD11 B
V9 U15
WE#/CAS#/DQM#0 MD12
U9 V15
WE#/CAS#/DQM#1 MD13 MA2 MA1 A G P C L O C K S K E W A DJUSTMENT
Y10 W15
W10 WE#/CAS#/DQM#2 MD14 Y15 R236 r 1 0 K 1/16W 5%
WE#/CAS#/DQM#3 MD15 DNI DNI I N T E R N A L V S E X T E R NAL CLOCKS (DEFAULT)
VMA5 1 2 Reserve
V10 U16
WE#/CAS#/DQM#4 MD16
U10 V16 MA3
WE#/CAS#/DQM#5 MD17 MA4 A G P C L O C K S K E W A DJUSTMENT
V11 W16
W11 WE#/CAS#/DQM#6 MD18 Y16
WE#/CAS#/DQM#7 MD19 DNI DNI B E T W E E N X 1 A N D X2 CLOCKS (DEFAULT)
R238 r 1 0 K 1/16W 5%
V17 VMA7 1 2 Reserve
MD20 W17
MD21 MA11 MA10 A G P P L L VCO GAIN
Y17 R239 r 1 0 K 1/16W 5%
MD22 W18 VMA8 1 2 Reserve
MD23 DNI DNI V C O G A I N A DJUSTMENT (DEFAULT)
C Y18 R240 r 1 0 K 1/16W 5% C
MD24 VMA9
W19 2 1 Reserve
MD25 MA5 IDSEL MA8 INTERRUPT
Y19
MD26 Y20
MD27 DNI NORMAL (DEFAULT) DNI ENABLE (DEFAULT)
W20
MD28 10K I D S E L N O T CONNECTED 10K DISABLE
V19
MD29 V18
MD30 V20
MD31 MA6 BUS TYPE MA9 I D S E L A D D RESS SELECT
U20
MD32 DNI PCI 3.3V (DEFAULT) DNI I D S E L TO AD16 (DEFAULT)
MD33
U19
U18 p可

VIAで
iは
L部

MD34 10K PCI 5V 10K I D S E L TO AD17
U17
MD35
T20
MD36 MA7 VGA
D T19 D
MD37 T18 NOTE: T H E 3 D R A G E M O B I L I T Y "M" OR "P"
MD38 DNI ENABLE (DEFAULT)
T17 S U P P O R T S T H E U S E O F S T R A P RESISTORS
MD39 ( A S A N A L T E R N A T I V E T O C U S T O MIZED BIOS)
10K DISABLE
R16 T O C O N F I G U R E C E R T A I N A S P E C T S O F T H E G R APHICS
MD40 S U B S Y S T E M . T H E U S E O F E X T ERNAL STRAPS
R20
MD41 R19 P R O V I D E S A D D E D F L E X I B I L I T Y A N D E A S E O F FUTURE
MD42 R18 U P G R A D E . S T R A P P E D V A L U E S A R E LOADED INTO
PWR_3VSUS MD43 I N T E R N A L R E G I S T E R S O N T H E FIRST PCI
R17 C O M M A N D A F T E R R E S E T # I S INACTIVE.
R243 MD44 P20
1 2 W5 MD45 P19
ROMCS# MD46 P18
r 1 0 0 K 1/16W 5% MD47
Reserve P17 NOTE:
MD48 N16
MD49 N20 T H E I / O B U F F E R S U S E I N T E R N A L P U L L D O W N R E SISTOR.
E MD50 E
N19 T H I S D I C T A T E S T H E F O L L O W I NG STRAP
MD51 C O N F I G U RATION:
N18
MD52 N17
MD53 M20 S T R A P T O V C C V I A 1 0 K RESISTOR.
MD54 M19 T H I S P R O V I D E S T H E L O G I C L E V ELS SHOWN:
MD55 ' 0 ' W H E N 1 0 K R E S I S T O R N O T INSTALLED
M18 ' 1 ' W H E N 1 0 K R E S I S T O R INSTALLED.
MD56 M17
MD57 L20 PWR_3VSUS P H Y S I C A L L A Y O U T A N D P L A C E M E N T O F S T RAPPING
MD58 L19 C I R C U I T S U S I N G P A N E L S I G N A L S SHOULD BE
MD59 A S C L O S E A S P O S S I B L E T O T H E CONTROLLER.
L18
MD60 L17
MD61
1

K20
MD62 K19
F
r 150 1/16W 5%

MD63 F
R244

V5
DSF Y5
CKE W4 R245 2 2 1/16W 5%
2

OE#1/WE# V6 VMCK 2 1
OE#0/MCK MCKIN 41
Y6
CAS#/WE#0/CAS0/CAS U5
RAS#/RAS#0/RAS0/RAS
2

Y4
CS1/WE#1/CAS1 W3
r 120 1/16W 5%

CS0/RAS#1/RAS1
R246

Mobility M
1

Reserved
TITLE
G Thyme Main Board 04 G
GND1
Zす





z線
VMCK,INの


。 DRAW. No.
C1CP052610-X4
CAST

Rev. DATE Design Apr. Descripton SHEET


VGA Mobility-M-2 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 40
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_VGA

FL73 PWR_VGA
<FILTER>
PWR_3VSUS X4 PWR_5VMAIN

1
1 2
A と


zuす
Tに

Mobiltyの
CLKは A

10uF 10V
C228

C229

C230
1000pF 25V

0.1uF 16V
BLM11A121S
4 3

2
VDD OUT

2
1

2
C616 R247

1000pF 25V
560pF 25V

0.1uF 16V

0.1uF 16V
GND1

10uF 10V
C233
C231

C232

C234

C235
1uF 10V 1 0 K 1/16W 5%
2 1
2

1
GND NC PWR_VGA

1
M16C
BLEN 56
D1 K17 C617 R652
XTALOUT PAVDD

2
S G - 636PCE(29M) E2 H4 1uF 10V 1 2 GND1
XTALIN LPVDD

3
GND1 C614 C1
PVDD 0 1005

2
K18

2SK3019
r 1 00pF 25V PAVSS J4 1

Q7
Reserve LPVSS 39 BLEN3#
B PWR_VGA F5 B
FL72 GND1 PVSS

2
<FILTER>
2 1 H3 C236 C237
L5 LPVDDR 1 0 00pF 25V 0.1uF 16V PWR_VGA GND1
B L M11A121S G5 LPVSSR GND1 FL74
J10 LPVSSR
VSS <FILTER>
2

2
C615 J11 D2 2 1
VSS AVDD

1000pF 25V
K9 P1
0.1uF 16V
C238

C239 1uF 10V J12 VSS A2VDD BLM11A121S


VSS

2
K10 C618 C240 C241 C242
1

1
K11 VSS
K12 VSS D4 1uF 10V 1 0 00pF 25V 0.1uF 16V 10uF 10V
VSS AVSS
L9 E4

1
L10 VSS AVSS M4
L11 VSS A2VSS M5
GND1 L12 VSS A2VSS
C M9 VSS GND1 C
VSS R248 3 6 0 1 / 16W 0.5%
M10
M11 VSS D3 2 1
VSS RSET
M12
VSS R 2 4 8 , R 2 4 9 , R 2 5 0はMOBILITY-M PWR_5VMAIN PWR_3VSUS PWR_PMU
PWR_VGA G6 R249 2 0 1 / 16W 0.5% R250 3 3 0 1 / 16W 0.5%
F7 VSS N4 2 1 2 1 の


に配


るこ


VSS R2SET

2
F15
R7 VSS D7
VSS
2

T15 PWR_3VSUS
0.1uF 16V

0.1uF 16V

0.1uF 16V

VSS RB521S-30
1000pF 25V

1000pF 25V

1000pF 25V

U8
C247

C248

VSS
C243

C244

C245

C246

2
T5
VSS Y
N1
TVOY 42 C249,C250は

r 1000pF 25V

r 1000pF 25V
E12 N2
1

1

M近
-Y傍
TILIBOM

Reserve

Reserve
TVOC 42

C249

C250
VSS C

4
3
2
1
E9 N3
J5 VSS COMP P2 に


する


RM52
VSS SYNC

ARRAY
U13 VIA7 VIA

22Kx4 1/32W 5%
VSS

1
GND1 J9 GND1 GND1
D VSS D

Dた

Nで
BG3,4
A囲
GみV、
,GAGV,RAGV

10K 1/16W 5%

10K 1/16W 5%
K5 C3
VDDC R VGAR
L16 C2 VGAG 3,4 ま





間隔






こと

R251

R252
PWR_3VSUS U11 VDDC G B1
H6 VDDC B F4 VGAB 3,4 ま

、上
下層



GN



ガー



こと

E10 VDDC VSY E3

5
6
7
8
VDDC HSY
T10
T12 VDDC M16
T14 VDDR VREF U6
C252 Reserve

C255 Reserve

VDDR MCKIN MCKIN 40

75 1/16W 1%

75 1/16W 1%

75 1/16W 1%
1

1
P15 M17
VDDR
2

E8 P16
0.1uF 16V

0.1uF 16V

VDDR VDDM
1000pF 25V

CBT3345
r 0.01uF 16V
r 0.1uF 16V

1
F6 R15
0.1uF 16V
C251

C253

C254

C256

VDDR VDDM

75 1/16W 1%
0 1005

H5 P5
R253

R254
N5 VDDR VDDM R6 2 18
1

VGAHS 3,4

R692

R693

R694
P6 VDDR VDDM 3 A1 B1 17

2
VDDR A2 B2 VGAVS 3,4
T7 T16 4 16
1

VDDR VDDQ 39 VGAREQ#3 A3 B3 PCIREQ#3 24,34


T9 T8 5 15

2
VDDR VDDQ 39 CRT_SCL A4 B4 DDCCLK 3,4
E E11 T13 S-OUT 6 14 E
C260 Reserve

C261 Reserve

AGPCLAMP VDDQ 39 CRT_SDA A5 B5 DDCDATA 3,4


J16 7 13
VPP 51 RI232D# A6 B6 RI232# 56,60
2

G15 GND1 8 12 SMBCLK_PMU 78


0.1uF 16V

0.1uF 16V

VPP 1 2 , 2 4,32,49,59 BSMBCLK A7 B7


1000pF 25V

1000pF 25V
r 560pF 25V

r 560pF 25V

F14 T11 GND1 9 11 SMBDATA_PMU 78


C262

VPP VSS 12,24,32,49 BSMBDATA A8 B8


C257

C258

C259

E13
VPP
R692,R693,R694はVGAR ,G,Bの PWR_5VMAIN
1

Mobility M 側



Aす




G点




V 1 20
10,11,57 MAINOK OE VCC
19
OE#

1
GND1 PWR_3VSUS

0.1uF 16V
GND1

C263
2
10
GND
F F
1

2
0.1uF 16V

1000pF 25V

CBT3345PW
0.1uF 16V
C264

C265

C266
2

PWR_3VSUS

GND1
2

2
GND1
D92

D93

D94
3 3 3
3,4 VGAR
1SS226

1SS226

1SS226
TITLE
G Thyme Main Board 04 G
3,4 VGAG
1

DRAW. No. CAST


3,4 VGAB C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
VGA Mobility-M-3 GND1 GND1 GND1
Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 41
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

D8 1SS226
PWR_5VSUS

2 1

GND1
L21 S-OUT

3
41 TVOY 2 1
C C
N L C 3 2 2 5 22T-1R5M TP26 TP27
S-OUT

1
C268

82pF 50V
TVOC TVOY

R255

75 1/16W 1%
82pF 50V CN18
S-OUT S-OUT

2
C267
1

1
S-OUT GND1
D9 1SS226
PWR_5VSUS 2
TVOY
2 1
GND1 3
GND1 TVOC

D L22 S-OUT 4 D

3
41 TVOC 2 1 GND1

N L C 3 2 2 5 22T-1R5M 5
58 SOUTATCH SOUTATCH

1
S-OUT C270

82pF 50V
R256

75 1/16W 1%
82pF 50V 6
58 SYSID5 SYSID5
S-OUT S-OUT

2
C269
1

S-OUT
S-OUT CN
GND1 GND1

E E
c{RlN^は
zuす
Tに

hipの
VGAる


F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
S-out Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 42
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

RESERVE

Reserve
R680
r 0 1005
1 2
M84
C C
1 4
39 VSSOUT ICLK CLK VSSIN 39

PWR_3VSUS

R681
7 2 2 1
6 S0 VDD
S1

2
r 0 1608
R682 5
LEE

r 0.1uF 16V
r 0.01uF 16V
2 1 8
4,39 VENPVEE

C642

C643
PD#

1
r 0 1005 3
GND
D R683 D
2

2
1 2 r MK1705A
39,56,77 LCDEN
r 0 1005
1 r 0 1005

2 r 0 1005

1 r 0 1005

Reserv e
R684

R685

R686

Reserve GND1

GND1

MK1705A CLOCK SELECT TABLE


E E
S1 S0 | Input/Output Range | Frequency Spread
0 0 40 to 140 MHz Center +- 1.25%
0 1 60 to 140 MHz Center +- 0.5%
1 0 Test Test
1 1 40 to 100 MHz Center +- 1%

LEE,S1,S0,PD# Internal PullUp


F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
MK1705A Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 43 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A 1 2 R811 r 0 1005 Reserve A


11,24,57 SUSOK PWR_3VSUS

1 2 R812 0 1005
57 VGARST#

2
10K 1/16W 5%

10K 1/16W 5%
1 2 R813 r 0 1005 Reserve
11,24,57 PCIRST# M18A GND1

R257

R258
1

1
E3 K15
32 PCLKPCIC PCLK SDATA/B_VCC_3# SDATA 46
K17
SLATCH/B_VCC_5# SLATCH 46
K14 W12 P W R_CARD0 PWR_CARD1
24,46,57,65 32KCLK SCLK/A_VCC_5# IRQ3/A_VCC_3# P19
D1 IREQ9/A_VPP_VCC_PGM F19 RM53
PRST# IOQ10/B_VPP_VCC_PGM E6
B IRQ7/B_VPP_PGM/A_ZV_SEL# ARRAY B
N18
11,55,57 SUSOK G_RST# 1 8
15,45 JCE1A# 2 7
14,24,39,49 PCIAD[0:31] 15,45 JCE2A#
PCIAD0 P7 3 6
AD0 7,45 JCE1B#
PCIAD1 U5 4 5
PCIAD2 R6 AD1 K19 7,45 JCE2B#
AD2 SPKROUT# SPKPCM 56
PCIAD3 W4 1 0 K x 4 1/32W 5%
PCIAD4 AD3
T1
PCIAD5 R3 AD4
PCIAD6 R2 AD5 B5
AD6 INTA# PCIINT#0 24,34
PCIAD7 P6 F6
AD7 INTB#/IRQ4/A_VPP_PGM PCIINT#1 24,34
PCIAD8 N5 C5
AD8 IRQ5/SERIRQ# SERIRQ 24,34
PCIAD9 P3 J19 PWR_CARD0
AD9 LEDO#/SKTA_ACTV PCICLED0 57
PCIAD10 P1 E8
AD10 IRQ11/SKTB_ACTV PCICLED1 57
PCIAD11 N6
PCIAD12 N3 AD11
C AD12 R259 C
PCIAD13 N1 2 1
AD13 15,45 JWPA
PCIAD14 N2 L3
AD14 DEVSEL# PCIDEVSEL# 14,24,34,39
PCIAD15 M5 L2 1 0 0 K 1/16W 5%
AD15 TRDY# PCITRDY# 14,24,34,39
PCIAD16 K2 M2
AD16 PAR PCIPAR 14,24,39
PCIAD17 K1 L6 PWR_CARD1
AD17 PERR# PCIPERR# 14,34
PCIAD18 J6 M1
AD18 SERR# PCISERR# 14,24,34
PCIAD19 J3 L5
AD19 STOP# PCISTOP# 14,24,34,39
PCIAD20 J2 G6 R260
AD20 REQ# PCIREQ#0 24,34
PCIAD21 J1 V5 2 1
AD21 LOCK# PCILOCK# 24,34 7,45 JWPB
PCIAD22 H1 A4
AD22 CLKRUN# PCICLKRUN# 14,24,34,39
PCIAD23 H2 B14 1 2 R261 0 1005 1 0 0 K 1/16W 5%
AD23 IRQ12/PME# PCICPME# 55
PCIAD24 G2 V9 1 2 R262 r 0 1005 Reserve
PCIAD25 G3 AD24 IRQ15/RI_OUT#
PCIAD26 H6 AD25
AD26 PCICRI# 56 PWR_3VSUS
PCIAD27 G5
PCIAD28 F1 AD27
D PCIAD29 AD28 D
F3
PCIAD30 E2 AD29 L15
PCIAD31 E1 AD30 AUX_VCC
AD31

14,24,39 P C IC/BE#[0:3] PCIC/BE#0 R1 F2


PCIC/BE#1 M3 C/BE#0 PCI_VCC J5
PCIC/BE#2 K3 C/BE#1 PCI_VCC M6
PCIC/BE#3 G1 C/BE#2 PCI_VCC P5
C/BE#3 PCI_VCC

R263
1 0 0 1/16W 5% R10
14,24,39,49 PCIAD[0:31] PCIAD30 1 2 H5 CORE_VCC J18
K6 IDSEL CORE_VCC B10
14,24,34,39 PCIFRAME# FRAME# CORE_VCC
L1
14,24,34,39 PCIIRDY# IRDY#
E F5 E
24,34 PCIGNT#0 GNT#
0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V

0.1uF 16V
2

2
H3
GND
C271

C272

C273

C274

C275

C276

C277

C278
B15 K5
1

1
NC GND
E5 P2
NC GND W5
GND V15
GND K18
GND E11
GND

F GND1 F

O Z 711E1_CSP

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
CARDBUS CTRL(OZ711E1_CSP) -1 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 44
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

JAA[0:25] 15
M18B
15 JDA[0:15] M18C
7 JDB[0:15] JAB[0:25] 7

JDA0 M17 N17 JAA0 JDB0 A7 B8 JAB0


JDA1 M18 A_AD27/A_D0 A_AD26/A_A0 P18 JAA1 JDB1 B7 B_AD27/B_D0 B_AD26/B_A0 A8 JAB1
JDA2 L19 A_AD29/A_D1 A_AD25/A_A1 R19 JAA2 JDB2 F7 B_AD29/B_D1 B_AD25/B_A1 E9 JAB2
JDA3 U6 A_RSVD/A_D2/SC_RVD4 A_AD24/A_A2 N14 JAA3 JDB3 J17 B_RSVD/B_D2/SC_RVD4 B_AD24/B_A2 B9 JAB3
JDA4 P8 A_AD0/A_D3 A_AD23/A_A3 R17 JAA4 JDB4 J14 B_AD0/B_D3 B_AD23/B_A3 F10 JAB4
JDA5 A_AD1/A_D4 A_AD22/A_A4 JAA5 JDB5 B_AD1/B_D4 B_AD22/B_A4 JAB5
U7 T19 H18 E10
JDA6 W7 A_AD3/A_D5 A_AD21/A_A5 R14 JAA6 JDB6 H14 B_AD3/B_D5 B_AD21/B_A5 F11 JAB6
JDA7 U8 A_AD5/A_D6 A_AD20/A_A6 P14 JAA7 JDB7 G18 B_AD5/B_D6 B_AD20/B_A6 B11 JAB7
B A_AD7/A_D7 A_AD18/A_A7 B_AD7/B_D7 B_AD18/B_A7 B
JDA8 M15 V11 JAA8 JDB8 C7 A16 JAB8
JDA9 M19 A_AD28/A_D8 A_C/BE1#/A_A8 W11 JAA9 JDB9 A6 B_AD28/B_D8 B_C/BE1#/B_A8 F15 JAB9
JDA10 A_AD30/A_D9 A_AD14/A_A9 JAA10 JDB10 B_AD30/B_D9 B_AD14/B_A9 JAB10
L18 U9 B6 F18
JDA11 W6 A_AD31/A_D10 A_AD9/A_A10 V10 JAA11 JDB11 H19 B_AD31/B_D10 B_AD9/B_A10 F14 JAB11
JDA12 V7 A_AD2/A_D11 A_AD12/A_A11 V14 JAA12 JAA16 JDB12 H17 B_AD2/B_D11 B_AD12/B_A11 A12 JAB12 JAB16
JDA13 R8 A_AD4/A_D12 A_C/BE2#/A_A12 R11 JAA13 JDB13 H15 B_AD4/B_D12 B_C/BE2#/B_A12 C15 JAB13
JDA14 V8 A_AD6/A_D13 A_PAR/A_A13 V12 JAA14 JDB14 G17 B_AD6/B_D13 B_PAR/B_A13 A15 JAB14
JDA15 A_RSVD/A_D14/SC_RVD8 SEL_CLK/A_PERR#/A_A14 JAA15 JDB15 B_RSVD/B_D14/SC_RVD8 SEL_CLK/B_PERR#/B_A14 JAB15
W9 P13 R264 F17 C12 R265
A_AD8/A_D15 A_IRDY#/A_A15 V13 2 1 B_AD8/B_D15 B_IRDY#/B_A15 E12 1 2
A_CLK/A_A16 U11 JAA17 B_CLK/B_A16 E14 JAB17
A_AD16/A_A17 P11 JAA18 2 2 1/16W 5% B_AD16/B_A17 C14 JAB18 2 2 1/16W 5%
N19 SC_CLK/A_RSVD/A_A18 U12 JAA19 F8 SC_CLK/B_RSVD/B_A18 A14 JAB19
15 JBVD1A A_STSCHG/A_BVD1 EXTCLK/A_BLOCK#/A_A19 7 JBVD1B B_STSCHG/B_BVD1 EXTCLK/B_BLOCK#/B_A19
15 JBVD2A M14 W13 JAA20 に







Cる







I 7 JBVD2B C8 C13 JAB20 に







Cる







I
A_AUDIO/A_BVD2/SC_DET A_STOP#/A_A20 U13 JAA21 B_AUDIO/B_BVD2/SC_DET B_STOP#/B_A20 B13 JAB21
A_DEVSEL#/A_A21 W14 JAA22 B_DEVSEL#/B_A21 A13 JAB22
A_TRDY#/A_A22 U14 JAA23 B_TRDY#/B_A22 B12 JAB23
C V6 A_FRAME#/A_A23 W15 JAA24 J15 B_FRAME#/B_A23 A11 JAB24 C
15 JCD1A# A_CD1#/A_CD1# A_AD17/A_A24 7 JCD1B# B_CD1#/B_CD1# B_AD17/B_A24
L14 U15 JAA25 C6 C11 JAB25
15 JCD2A# A_CD2#/A_CD2# A_AD19/A_A25 7 JCD2B# B_CD2#/B_CD2# B_AD19/B_A25

P17 W8 C9 G14
15 JINPACKA# A_REQ#/A_INPACK# A_C/BE0#/A_CE1# JCE1A# 15,44 7 JINPACKB# B_REQ#/B_INPACK# B_C/BE0#/B_CE1# JCE1B# 7,44
P12 R9 F12 E19
15,57 JBSYA# A_INT#/A_READY/SC_IO A_AD10/A_CE2# JCE2A# 15,44 7,57 JBSYB# B_INT#/B_READY/SC_IO B_AD10/B_CE2# JCE2B# 7,44
R18 A9
15 JWAITA# A_SERR#/A_WAIT# 7 JWAITB# B_SERR#/B_WAIT#
L17 A5
15,44 JWPA A_CLKRUN#/A_WP 7,44 JWPB B_CLKRUN#/B_WP

W10 U10 E18 E17


15 JVS1A# A_CVS1/A_VS1# A_AD13/A_IORD# JIORDA# 15 7 JVS1B# B_CVS1/B_VS1# B_AD13/B_IORD# JIORDB# 7
W16 P10 A10 D19
15 JVS2A# A_CVS2/A_VS2# A_AD15/A_IOWR# JIOWRA# 15 7 JVS2B# B_CVS2/B_VS2# B_AD15/B_IOWR# JIOWRB# 7
P9 G15
A_AD11/A_OE# JOEA# 15 B_AD11/B_OE# JOEB# 7
N15 F9
A_C/BE3#/A_REG# JREGA# 15 B_C/BE3#/B_REG# JREGB# 7
D P15 C10 D
SC_RST/A_RST#/A_RESET JRSTA 15 SC_RST/B_RST#/B_RESET JRSTB 7
2

1
R12 E13
A_GNT#/A_WE# JWEA# 15 B_GNT#/B_WE# JWEB# 7
0.033uF 16V

0.033uF 16V

0.033uF 16V

0.033uF 16V
1

2
C279

C280

C281

C282
PWR_CARD0 PWR_CARD1
GND1 GND1

R13 G19
VCCA R7 VCCB F13
VCCA VCCB E7
VCCB
2

2
E C285 C286 C287 E
C283

C284
0.1uF 16V

0.1uF 16V

0.1uF 16V 0.1uF 16V 0.1uF 16V


1

1
GND1
O Z 711E1_CSP O Z 711E1_CSP
GND1

F F


K[hを
GDて





bM号
Nロ
Cardus時
JA16,Bは




TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
CARDBUS CTRL(OZ711E1_CSP) -2 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 45
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

PWR_5VSUS
M19 PWR_CARD0

B B
18 2
19 VPPIN AVCCOUT 22
VPPIN AVCCOUT 24
AVCCOUT

PWR_CARD1

1
3 VCC5IN 11
10 VCC5IN BVCCOUT 13
12 VCC5IN BVCCOUT 15
VCC5IN BVCCOUT

1
PWR_3VSUS C288 C289
PWR_CARDP0
C 0.1uF 16V 10uF 10V C

2
20
AVPPOUT
GND1 GND1 14
23 VCC3IN
VCC3IN
PWR_CARDP1
1

C290 C291

0.1uF 16V 10uF 10V 17


BVPPOUT
2

GND1 GND1

D D

5
44 SDATA SDA
6 4
24,44,57,65 32KCLK SCL AFLAG 9
8 BFLAG
44 SLATCH SLA
2

C292
22pF 25V 7
1

57 PGOOD RST#

16
GND 21
E GND E
GND1

MIC2564 GND1

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
CARDBUS POWER Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 46 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 47
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 48
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

PWR_3VMAIN

3
2
4
1
B B
GND1

ARRAY
RM54
3 3 K x 4 1/32W 5%

6
7
5
8
C M20 C

R266
1 2 02 03
14,24,39,44 PCIAD29 1A 1B MIDSEL 14
1 0 0 1/16W 5% 05 06
24,34 PCIREQ#2 2A 2B MINIREQ#2 14
09 08
1 2 , 2 4,32,41,59 BSMBCLK 3A 3B SMBCLK 17,58,65
12 11
12,24,32,41 BSMBDATA 4A 4B SMBDATA 17,58,65

PWR_5VMAIN

01 14
57 MIDSELEN# 1OE# VCC
D D

2
04
2OE# C293
10
24 SMBCNT0 3OE# 0.1uF 16V

1
13 07
4OE# GND

CBT3125
GND1

E IN注 は
Iに
0)
M配
2置
Mし E


#短
N配
E線
Lを
E実
S施
Dす
Iる

Mと92Dコ
,。 ネ
AIク
Iタ
Cの
C近PPく 、

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

DSELQ-W,MBUI Rev. DATE Design Apr. Descripton


FFUUJJIITTSS UU LTD.
LTD.
SHEET
49
Selctor Design Check Apr. 83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Blank Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 50
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VMAIN

M1A
A 1 M1B A
24,34 DACK#1 3 4 M1C
2 6 9
24,34 DACK#2 5 8 AEN 56
LV00A 10
LV00A
LV00A
24,34 DACK#3
M21

18 98
32 14MSIO CLK14 IOCHRDY IOCHRDY 24,34
55 17
24,34,56 RSTDRV RST IRQA IRQ3 IRQ[0:15] 6 , 2 4,35,58,60
44 35
56 AEN AEN IRQC
42 36 IRQ4
24,34,56,58 IOR# IOR# IRQD
B 43 37 IRQ5 B
24,34,56,58 IOW# 33 IOW# IRQE 38 IRQ6
24 TC TC IRQF 92
DRV2/ADRX/IRQB IRQ7
20 22
24,34 DACK#1 DACKA# IRQH DREQ[0:3] 24,34
34
24,34 DACK#2 DACKB#
94 19 DREQ1
24,34 DACK#3
1 6 , 2 4,56,58,59 SA[0:19]
SA[0:19] DACKC# DRQA
DRQB
50 DREQ2
PWR_5VMAIN SA0 26 97 DREQ3
A0 DRQC
SA1 27
A1 SD[0:15] SD[0:15] 1 6 , 2 4 , 5 6,58,59,60
SA2 28 46 SD0
SA3 29 A2 D0 47 SD1
SA4 30 A3 D1 48 SD2
PWR_5VMAIN SA5 31 A4 D2 49 SD3
SA6 A5 D3 SD4
4
3
2
1

32 51
GND1 RM55 SA7 39 A6 D4 52 SD5
A7 D5
ARRAY

SA8 40 53 SD6
1 0 K x 4 1/32W 5% SA9 41 A8 D6 54 SD7
C A9 D7 C
9
SA10 95
A10
RM56 PRD[0:7] PRD[0:7] 3,5
1 0 K x 8 1/20W 5% 25 69 PRD0
CS# PD0/INDEX# 68 PRD1
ARRAY

PD1/TRK0# 67 PRD2
5
6
7
8

60 PD2/WRTPRT# 66 PRD3
GND1 3,5 PACK# ACK#/DS1# PD3/RDATA# PRD4
73 64
3,5 PPERR# ERR#/HDSEL# PD4/DSKCHG#
57 63 PRD5
3,5 PSLCT SLCT/WGATE# PD5
10

58 62 PRD6 PWR_3VMAIN
1

8
3,5 PPE 59 PE/WRDATA# PD6/MTR0# 61 PRD7
3,5 PBUSY BUSY/MTR1# PD7
76 71
24,60 SIN1 RXD1 SLCTIN#/STEP# PSLIN# 3,5
80 75
60 CTS1# CTS1# STROBE#/DS0# PSTB# 3,5
78 74
60 DSR1# 83 DSR1# AUTOFD#/DENSEL# 72 PAFD# 3,5
60 DCD1# 82 DCD1# INIT#/DIR# PINIT# 3,5 R267
D 41 RI232D# RI1# 2 0 K 1/16W 5% D
77
TXD1 SOUT1 60
86 79
RXD2/IRRX RTS1# RTS1# 60
90 81
88 CTS2# DTR1# DTR1# 60
85 DSR2# 87
DCD2# TXD2/IRTX
84 89
RI2# RTS2# 91
14 DTR2#
3,5 FRDDT# 11 RDATA#
3,5 FTRK0# 10 TRK0# 7
3,5 FINDEX# INDEX# WDATA# FWD# 3,5
15 8
3,5 FDCHG# DSKCHG# WGATE# FWG# 3,5
12 9
3,5 FWP# WRTPRT# HDSEL# FSIDE# 3,5
5
DIR# 6 FDIR# 3,5
56 STEP# 100 FSTEP# 3,5
PWRGD/GAMECS MTR0# FMOTOR# 3,5
3
21 MTR1# 2
E 11 IRMODE IRMODE/IRR3 DS0# FDSEL# 56,57 E
1
DS1#
PWR_3VMAIN 99
PWR_3VMAIN DRVDEN0 16
DRVDEN1
PWR_3VMAIN 96
IRQIN 23
IRRX2 24 IRRXA# 11
IRTX2 IRTX 11
13
70 VCC
VCC

4
14 GND
45
GND
1

1
0.1uF 16V
C294

100pF 25V
C295

C296 65
VCC GND
2

M1E 93
F C297 1 0 00pF 25V GND F
LV00A
2

0.1uF 16V
1

GND
FDC37N769
7

GND1

GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
SUPER I/O Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 51
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

AUDIOS

55 AC97_RESET#

14,24 AC97_SYNC

2
M22

r 0.1uF 16V
ARE
14,24 AC97_SDOUT

C298
1

1
A R269 A
R268 Reserve 2 1 11
RESET#

10K 1/16W 5%
1 M 1/16W 5% 0 1005
R272

10K 1/16W 5%
X5 GND1 CLK24M_IN 02
1 2 2 1 XTL_IN

R270
CLK24M_OUT 03
24.576MHz 0 1005 XTL_OUT R274
3 3 1/16W 5%

R271
2

1
2 1 10 06 1 2
14,24 AC97_SYNC SYNC BIT_CLK AC97_BCLK 14,24
R273 0 1005
33pF 25V

33pF 25V
C299

C300
1 2 05 08 1 R276 2
14,24 AC97_SDOUT SDATA_OUT SDATA_IN A C 97_SDIN0 24
R275 0 1005
1

2
3 3 1/16W 5%
GND1 GND1 GND1
PWR_AUD 48 TERM16
SPDIF/I2S_OUT2
B TERM13 B
43
D_LRCLK

1
TERM15

2
44

r 10K 1/16W 5%
I2S_OUT1

r 0.1uF 16V
R653

C607

R621
1 2 AC97MSEL 40
D_SCLK

1
1 0 K 1/16W 5%

2
34
Z_SCLK
,RDはCR,、
DCN基
,GLD板
D注
CC端
,)L面
DCよ
,Dり
NG、
DC GND1

てDし
Uて
布゙A線

ト、
_そ
ーの
D上

゙順
N層

はカDGNGDC

2
R281 PWR_AUD



ーに

゙布

ハ必


カ実
D施

Nこ

G。DC,RDC,LDC

0.01uF 16V
47 1 2
EAPD SPDIFO 13

C639
TERM14 12 0 1005 Reserve

1
PC_BEEP

2
C GND_AUD C
C302 4.7uF 10V

r 27K 1/16W 5%
R283
7 CDL
* 2 1 1 2
* 18 35
* * OUT_L 53

R282
4 . 7 K 1/16W 5% CD_L LINEOUT_L
R284 C304 4.7uF 10V

1
7 CDGND
* 1
4 . 7 K 1/16W 5%
R285
2 1

C306
2

4.7uF 10V * 19
CD_GND LINEOUT_R
36
* C307
* OUT_R 53
VREFO 54

7 CDR
* 2
4 . 7 K 1/16W 5%
1 1 2
* 20
CD_R MONOOUT
37
* 2 1
* MODEMOUT 14

2
C308 r 1uF 10V

* * *

1
1 2 23 39 Reserved

r 27K 1/16W 5%
54 L I N E _CODEC_L LINEIN_L LNLVL_L/D_MIC

1M 1/16W 5%

1M 1/16W 5%
C309

R674

R675
1

C310 4.7uF 10V

R286
* * *
0.1uF 16V
27K 1/16W 5%

27K 1/16W 5%

27K 1/16W 5%

1 2 24 41

2
54 L I N E _CODEC_R LINEIN_R LNLVL_R/D_CD

1
D 4.7uF 10V D

2
TERM4 14
AUX_L R291 GND_AUD
2

VREFOUT
28
* 2 1
*
R287

R288

R289

TERM5 15
AUX_R 0 1005 GND_AUD
TERM6 16
VIDEO_L
VREF
27
*
GND_AUD
TERM7 17
VIDEO_R
AFILT1
29
*
54 M O D EM_CODEC
*
C311
2

0.1uF 16V
1 13
PHONE
AFILT2

CAP1
30

31 *
E 54 M I C _ CODEC_IN
* TERM8
21

22
MIC1 CAP2

CAP3
32

33 * E

MIC2 45
ID0
100pF 25V

100pF 25V

100pF 25V

100pF 25V

100pF 25V

100pF 25V

100pF 25V
1

46
ID1

10uF 10V
0.1uF 16V
2200pF 25V

2200pF 25V
0.015F 16V

0.01uF 16V

0.015F 16V
C620

C320

C619

C322

C323

C324

C325
2

2
C312

C313

C314

C315

C316

C317

C318

PWR_AUD

2
FL77
FL78 PWR_3VMAIN
<FILTER>
1 2 <FILTER>
2 1
GND_AUD BLM11A121S 25 01
F 38 AVDD DVDD 09 BLM11A121S F
AVDD DVDD GND_AUD
1

2
1uF 10V

0.1uF 16V

0.1uF 16V

1000pF 25V

10uF 10V
C329

C326

C327

C328

0.1uF 16V

0.1uF 16V
C330

C331

C621
RM108
2

1
ARRAY
26 04
3 6 42 AVSS DVSS 07
4 5 TERM16 AVSS DVSS
2 7 TERM15
1 8 TERM13 CM52 0 . 1 uFx4 16V CM17 0 . 1 uFx4 16V GND_AUD GND1

7 2 8 1 TERM4 YMF743-S
1 0 K x 4 1/32W 5% 5 4 TERM8 7 2 TERM5
6 3 TERM14 6 3 TERM6 で本



D中
ド★

U印



Aいた
_パ

Dー

Nは

G TITLE
G GND1 8 1 5 4 TERM7 の


Dパ


Uン

A覆


_と

Dそ
の上
N下
はG Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
GND_AUD GND_AUD
Rev. DATE Design Apr. Descripton SHEET
AC97CODEC Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 52
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

AUDIOS
項 C622
2 1 1
R678
2 ※ 2
R655
1 ※
HPOUTR 13

ARE
1uF 10V 3 . 3 K 1/16W 5% 3 . 3 K 1/16W 5%

A A
C623 R679 R656
2 1 2 1 ※ 2 1 ※
PWR_AUD HPOUTL 13
1uF 10V 3 . 3 K 1/16W 5% 3 . 3 K 1/16W 5%

1
※ ※

2K 1/16W 5%

2K 1/16W 5%
1
R654

R657

R658
1 0 K 1/16W 5%

2
2

1
C640 C641

3 Q86 0 . 1.uF 10V 0.1uF 10V


1

2
56 GSPKOUT DTC144EEA
B R668 B
1 2
56 EVRCTRL
1 0 K 1/16W 5% GND_AUD

1
C637
2

2
1uF 10V
GND_AUD M23 C624 C625

2
+ +
100uF 10V 100uF 10V
GND_AUD 1 9
3 EVRCTRL LCHOUT (TA) (TA)

1
56 MUTE# MUTECTRL#
R659 C626
SPOUT1L
11 ※
52 OUT_L ※ 2 1 2 1 ※ 2 SPKOUTL+ 13
LINEINL ※
※ 4
LINEINR SPOUT2L
12 SPKOUTL- 13
2 0 K 1/16W 5% 1uF 10V
23 18 ※
C 22 SPINL SPOUT1R SPKOUTR+ 13 C
SPINR
R660 C627 17 ※ SPKOUTR- 13
※ 2 1 2 1 ※ SPOUT2R
52 OUT_R
※ 5
BIAS HPOUTL
26
2 0 K 1/16W 5% 1uF 10V 6
8 SYSTEMBEEPIN 25
BEEPLEVEL HPOUTR
10
PMBEEPIN FL79
R661 C628 <FILTER> PWR_5VMAIN
※ 2 1 ※ 2 1 ※ 13 20 1 2
14 HPSUSPEND SPVCC
3 9 K 1/16W 5% 0 . 47uF 16V SPSUSPEND B L M21P300S
15
16 SPGND 7
MONO/ST AGND FL80 PWR_AUD

2
21 C633

0.47uF 16V
AGND

1
19 <FILTER> C634
57 AMPEN3V# LINEMIX_ON/OFF

C632
27 2 1 0.1uF 10V
D HPVCC 10uF 10V D

1
1

24

2
PWR_AUD HPGND BLM21P300S

2
C636
r 10K 1/16W 5%

0.1uF 10V
R662

C635
2

2
B H 7821BFP-Y

10K 1/16W 5%
10uF 10V GND_AUD

390K 1/16W 5%
4.7K 1/16W 5%
39pF 25V

39pF 25V

10uF 10V
R663

R664

C629

C630

R665

C631

R666

R667
2

1
4.7K 1/16W 5%
r 2.2K 1/16W 5%

1
1

2
Reserv e

RESERVE
1

1
GND_AUD P1A流


WR_5VMAINは




gpす
3個


VIAを






GND_AUD GND_AUD GND_AUD
E 27 26 25 24 23 22 21 20 19 18 17 16 15 E

57 INTMUTE#

2
H7821BFP-Y

R676
4.7K 1/16W 5%
(TOPVIEW)
1
F F
GND_AUD

1 2 3 4 5 6 7 8 9 10 11 12 13 14
Msン

(7,21pinは
)




Dパ

Uで





Aー

D中





_U印





DAつ




Nた

_パ


GDー

Nは

G

Dタ
Uパ
Aタ

_ー
Y近
Dン
-は
Nで
PG覆
FBう
1こ
2と
87HB
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
AUDIO AMP Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 53
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

AUDIOS

A
ARE 14 MODEM 1
R314
2 M O D EM_CODEC 52
A

1 0 0 1/16W 5%

2
r10K 1/16W 5%

1000pF 16V
R316

C356
1
1
RESERVE

B B
GND_AUD

R318 0 1005 R319 0 1005


2 1 2 1
C C
C357 r 0.1uF 16V
2 1 C358 r 0.1uF 16V
PWR_AUD 2 1
fc(min)=3.38Hz(10K,4.7uF) PWR_AUD

M26A
G=?dB
8
R320 C359 r TS972IPT M26B

*
R321

8
13 LINEIN_R 2 1 ※ 1 2 ※ 2 - C360 r TS972IPT

1 2 K 1/16W 5% 0 1/8W 3 +
1 ※ L I N E_CODEC_R 52 13 LINEIN_L
*
1 2 ※ 1 2 ※ 6 -
7 ※ L I N E _CODEC_L 52
2

1 2 K 1/16W 5% 0 1/8W 5 +

2
52 VREFO ※
2
r 0.1uF 16V ※
4
r 27K 1/16W 5%

r 27K 1/16W 5%
52 VREFO
R322

C361
D D

4
Reserv e
R323
Reserve Reserve
1

Reserve

1
GND_AUD
GND_AUD
GND_AUD GND_AUD zuす
Tに

CODEの
iは
{部



PWR_AUD

fc=72.3Hz(22K,0.1uF)
1

E C362 220pF 25V E


R670 1 2 C363 100pF 25V
1K 1/16W 5% 2 1

R324 1 0 0 K 1/16W 5%
fc=7.23KHz(22K,1000pF) fc=15.9KHz(100K,100pF)
2

1 2 R325 1 0 0 K 1/16W 5%
2

R671 1 2
1

r 0 1005 PWR_AUD
C638 R326 RESERVE PWR_AUD
2 . 2 K 1/16W 5%
1uF 10V
2

M27A M27B
GND_AUD fc(min)=72.3Hz(10K,0.22uF)
1

R327
8

2
C364 GND_AUD C365
※ ※ ※

8
1 2 1 2 2 - R672 C366 R328
4 INTMIC_IN
2 2 K 1/16W 5% 1 1 2 ※ I N TMIC_OUT 13 13 MICIN ※ 1 2 ※ 2 1 ※ 6 - 0.1uF 16V C367
0.1uF 25V 3 + 7
* 2 1
*

1
F 4 I N TMIC_RTN 0 1005 1uF 10V 1 2 K 1/16W 5% 5 + M I C _ CODEC_IN 52 F
2

52 VREFO ※ TS972IPT
R673 ※ TS972IPT 0.22uF 10V
4

52 VREFO
r 0 1005

4
R329 RESERVE
1 2 fc=72.3Hz(10K,0.22uF)
1

0 1005 G=20dB GND_AUD


GND_AUD
※ ※

)平
2行
,1に
(配
27線
6す
Rる
,)こ
1と
,2。
(72M,)2,1(723R,上
)記
1,信
2号
(4線
6は
3C
TITLE
G G=0dB Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

AUDIO MISC eM号


Khす


GNDAUで

p^[ン



。 Rev. DATE Design Apr. Descripton SHEET
Design Check FFUUJJIITTSS UU LTD.
LTD. 54
83
Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VSTD

A A

1
R330

r 1 0 0 K 1/16W 5%
RESERVE

2
R333 M25A
1 2 1
4,56,59 LCDCL# 0 1005 3 MXTHLTL# 24
2 &
65 THLTL#

SN74LV08APW

B B
M25B
4
14,24 AC_RST# 6 AC97_RESET# 52
5 &
27,71 VR_ON

SN74LV08APW

PWR_3VSTD

1
R622

4 . 7 K 1/16W 5%
C 2 C

Q84
3

2SK3019
M25C
1 9
11,44,57 SUSOK 8 PCIPME# 24
10 &
2

44 PCICPME# SN74LV08APW

P W R _ MINIPCI3 PWR_3VSTD

D D
1

R609 M28A

4
4 . 7 K 1/16W 5%
2 5

PR
M10D 57 MINIGPO3 D Q M I NIPCION3 77
12 3
2

14 MINIPME# 57 MINIONKICK3 CLK


11
M I NIPCION3# 13 6 M I N IPCION3#

CL
Q
LV32A SN74LV74APW R335

1
1
4,24,61 RSMRST# 1 0 0 K 1/16W 5%

2
E E
GND1

PWR_3VSTD
PWR_3VSTD

M28B 14

10
12 9

PR
D Q VCC
M28C

2
11
CLK C368
PWR_3VSTD 8 0.1uF 16V

CL
Q GND

1
F F
7

13
SN74LV74APW SN74LV74APW

14
M25E GND1 GND1 GND1
VCC
C369
2

SN74LV08APW
0.1uF 16V
1

GND

G M25 TITLE
G
P55 : A,B,C,E Thyme Main Board 04
GND1 P77 : D DRAW. No. CAST
C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
LOGIC PME#,RI# Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 55
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VSUS
M29A

117 85
32 CLK48M CLK48M CLK4M CLK4M 58
1 6 , 2 4 ,51,58,59 SA[0:19] SD[0:15] 1 6 , 2 4 , 5 1 ,58,59,60
A SA0 87 11 SD0 A
SA0 SD0

3
4
1
2

4
1
2
3
SA1 88 29 SD1
SA2 89 SA1 SD1 49 SD2
SA3 90 SA2 SD2 84 SD3

10Kx4 1/32W 5%

10Kx4 1/32W 5%
SA3 SD3 SD4

ARRAY

ARRAY
86 93
51 AEN AEN SD4
91 128 SD5
24,34,51,58 IOW# #IOW SD5
92 137 SD6
24,34,51,58 IOR# #IOR SD6 172 SD7 PWR_5VSUS
RM57

RM58
SD7 M29B
6
5
8
7

5
8
7
6
70
4,55,59 LCDCL# #LCDCL
95 107 113
39,43,77 LCDEN LCDEN DISPON #TEST
GND1 96 97
41 BLEN BLEN EBLENO EBLEN 4 148
98 108 114 PCICLK
ESMIBE0 #EXTSMI EXTSMI# 24 #FRAME
99 109 118
27 VRCHGNG# ESMIBE1 #EXTSCI EXTSCI# 24 #IRDY
101
102 ESMIBE2 141 142
B ESMIBE3 #DOCKREQ #DOCKGNT B
119 167 143
58 HTKYSMI ESMIBE4 #PCIGNT1 #PCIREQ1
120 144
ESMIBE5 #QPCIEN
122 145
ESMIBE6 #UNDKSMI
123 168
24 ASICCS# #CSIN LANVCC
169 146
124 170 #LANREQ #LANGNT 147
#FMODE FMODE# 3 #PCIGNT2 #PCIREQ2 151
125 110 #BUFEN
41,60 RI232# #RI1 #RIOUT RIOUT# 24
126 152
129 #RI2 GPLDSEL
2 1 130 #RI3 173
44 PCICRI# #RI4 37 BAYID1 #UNDKSW(GPIO4)
R337 0 1005
131 103 153
23 SPKSYS SPK1 SPKOUT GSPKOUT 53 #DKSTSMI(G3PIO8) MUTE# 53
132 174
44 SPKPCM SPK2 #LEDON(GPIO5) BLUEONKICK 4
133 154
C SPK3 #UNDKREQ(G3PIO9) EECLK 10 C
134 112 GND1 175
16 008XIN# #008XIN #0080W 0080W# 16 GPIO6 BAYID2 37
176
GPIO7 KBFANON 65
135
LCDCONT 136 155 BAYCD1#
VOLUME EVRCTRL 53 G3PIO10
140 156 BAYCD2#
BLO BKLVOL 4 G3PIO11 157
G3PIO12 SUSXMASK 26
12 158
VDD1 PWR_5VSUS G3PIO13 EEDATA 10
51 159
VDD1 G3PIO14 EECS 10
8
7
6
5

100 160
VDD1 G3PIO15 BLUEGPOB 4
121 PWR_PMU 161
VDD1 G3PIO16 SUBBATON 75
139 162
10Kx4 1/32W 5%

B L UEDTCKICK 4
ARRAY

VDD1 G3PIO17 163


G3PIO18 LCDID3 4
23 164 LCDID4 4
RM59

VDD2 77 G3PIO19 166 LCDID5


VDD2 111 G3PIO20
D VDD2 D

2
165
1
2
3
4

0.1uF 16V

0.1uF 16V

0.1uF 16V
VDD2
RING

C370

C371

C372
17
VSS 28

1
VSS

2
50
VSS PWR_5VMAIN
61
GND1 VSS 83
VSS LCDID (5,4,3)
94

1
C373

C374
12.1"XGA1 = (1,0,1) (HITACHI)

0.1uF 16V

0.1uF 16V
VSS 116
VSS

2
127 12.1"XGA2 = (1,0,0) (YONAGO)
VSS R338
138
VSS 149 12.1"SVGA = (1,1,0) 1 0 K 1/16W 5%
VSS 171 (TOTTORISANYO)
VSS
CRT Only = (1,1,1)

1
RING RSTDRV# 58,59
E GND1 E

3
Q9
1 2SK3019
24,34,51 RSTDRV
PWR_3VMAIN PWR_3VMAIN PWR_3VSUS

2
RM60
RM100

6 3 6 ARRAY 3 GND1
BAYID1 37 LCDID3 4
7 2 7 2
BAYID2 37 LCDID4 4
65 KBFANON 1 8 8 1 LCDID5 本


ジの
集合

抗の

ルア


、プ

ダウ


5 4 4 5
ARRAY FDSEL# 51,57 パ





トで


よう





出し







Dこ


N電


G
F 4 . 7 K x 4 1/32W 5% F
1 0 0 K x 4 1/32W 5% GND1

R341 R339
1 2 SUSXMASK 26
PWR_PMU 7 DKBAYCD1#
1K 1/16W 5% 1 0 0 K 1/16W 5%
R342
RM61 1 2 GND1
7 DKBAYCD2#
7 ARRAY 2 1K 1/16W 5% BAYCD1#
8 1 BAYCD2#
5 4
2

6 3 C376
0.22uF 10V
TITLE
G 1 0 0 K x 4 1/32W 5% Thyme Main Board 04 G
1

2
0.22uF 10V
C375

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
RING -1 GND1
Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 56
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_5VMAIN PWR_5VMAIN
A A
PWR_PMU
M29C PWR_PMU M29D

15 43 48
78,81 PMU_ACON ACON 3 FDATCH# #FDATCH1 #FDSELO FDSELO# 3

2
16 20 44
19 BT1SWR BT1SWO 21 R623 45 #FDATCH2
BT2SWR BT2SWO 1 0 0 K 1/16W 5% 46 #FDATCH3
1 47 #FDATCH4
6,35 BAYLMP1# #BAYLMP0 51,56 FDSEL# #FDSELI
2
3 #BAYLMP1 59 67

1
#CDLMP 4,78 MAINON# #MAINSW #PMURST P M U_PCURST# 78
0718 6 HDDLED#
4
#HDLMP 78 PCURDY#
60
#PMURDY PWRGOOD
52 PGOOD 46
63 68

5NO除
Iに
C)P、
CIN(I-M-)7(92M 22 11 P O WERGOOD2 64 PMUVCCOK PWRON POWERON 61,68
GPSBSEL #RSTSW
65
11,44,55 SUSOK SUSOK
PWR_3VMAIN 24 66
6 DASPON# BT1ALM(G3PIO0) 8,59 SUSSW# #SUSSW
B 25 B
10 HUBCS 26 BT2ALM(G3PIO1) 53 69
27,28 VR_HI/LO# SPSEL(G3PIO2) 10,11,41 MAINOK MAINOK PWROK PWROK 24,65
27 71 18
BT1CID(G3PIO3) MPCIRST# 14 78 PMU_PARST# #PARST PD0 PMU_D0 78
PWR_5VMAIN 30 72 62
BT1ON(G3PIO4) BLUEGPOA 4 78 PMU_PE# #PE PD1 PMU_D1 78
54 73 115
BT2CID(G3PIO5) IDERST# 6,35 78 PMU_PRM# #PRM PD2 PMU_D2 78
55 150
BT2ON(G3PIO6) MIDSELEN# 49 PD3 PMU_D3 78
1

56
VSNA(G3PIO7) AMPEN3V# 53
80 74
11,24,44 PCIRST# #PCIRST #VGASTBY
10K 1/16W 5%

10K 1/16W 5%

5 75
55 MINIGPO3 BT1CHG(GPIO0) #VGARST VGARST# 39
6 PWR_PMU
55 MINIONKICK3 BT1PWR(GPIO1)
IREXIST# 7 81
BT2CHG(GPIO2) 44 PCICLED0 PCMLMP0
8 82
2

37 BAYID0 BT2PWR(GPIO3) 44 PCICLED1 PCMLMP1


R344
9 2 1 76
58 CAPS
R603

R604

10 #CAPS 78 #PLB
58 NUM #NUM 61,78 PLLB #PLLB
13 1 0 0 K 1/16W 5%
C 58 SCRL #SCR C
79
78 PMU_SMI #PMUSMII
14
24,44,46,65 32KCLK CLK32IN 104 105
26,67,71,77 SUSB# #SUSB BAY1ON BAYPOWON 77
31 33 106
32 #DKAMPEN #DKMUTE 34 BAY2ON BAY2ON 7
13 HPSENSE HPIN #INTMUTE INTMUTE# 53

1
35 57 RING
77 BAYPOWON DKQBUFEN# 35

R345
DKPWROK #QBEN

10K 1/16W 5%
36
QVCC0
PWR_CARD0 PWR_CARD1 37 58
22pF 25V

#EXACT0 #ACTOUT PCICACT# 24


38

2
#EXACT1
C378

39
42 JAVCC
40 JBVCC GND1
15,45 JBSYA# #JBSYA
41
7,45 JBSYB# #JBSYB
D D
10K 1/16W 5%
R347

GND1
1

2
10K 1/16W 5%
R346

D11 RING
1 2
14,24,34,39 PCIINT#2
r RB521S-30 GND1
D12
2

1 2
14,24,34 PCIINT#3 PWR_3VMAIN
r RB521S-30 R810 Config
R348 W/O IR = Mount
1 2 R810
14 MPCIACT# 2 1 IREXIST# With IR =
GND1 GND1 r 0 1005
r 4 . 7 k 1/16W 5% Reserve
Reserved








Cは





Iる


。 R349 2 . 4 K 1/16W 5%
E 2 1 E
BAYID0 37

PWR_5VMAIN

R350 1 0 0 K 1/16W 5%
1 2 FDATCH# 3

F F
61,68 POWERON
10,11,41 MAINOK
11 P O W ERGOOD2
2

2
2200pF 25V

2200pF 25V

2200pF 25V
C379

C380

C381



D用
SE
1

GND1





Gす



Nば






Iン





Rと TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
RING -2 Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 57
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VMAIN
A KATFINT# A

1
M30 R351
56,59 RSTDRV#
24,34,51,56 IOR# 1 0 K 1/16W 5%
24,34,51,56 IOW# SD[0:15] 1 6 , 2 4 , 5 1,56,59,60
28 70 SD0
24 KBCCS# 56 CLK4M XIN DQ0

3
29 69 SD1

2
XOUT DQ1 68 SD2 1 Q10
DQ2 67 SD3 2SC2412K
DQ3 SD4
25 66
15 RESET DQ4 65 SD5

2
14 RD# DQ5 64 SD6
WR# DQ6 63 SD7
DQ7 65 ATFINT#

CLM#[0:15] 9
16 54 CLM#0
1 6 , 2 4 ,51,56,59 SA[0:19] S0 P00
B SA2 17 53 CLM#1 B
A0 P01 52 CLM#2
P02 51 CLM#3
P03 CLM#4
FANON 27 50
26 P40 P04 49 CLM#5
13 P41 P05 48 CLM#6
KATFINT# 12 P54 P06 47 CLM#7
11 P55 P07 46 CLM#8
9 KSHIPID0 P56 P10
10 45 CLM#9
9 KSHIPID1 P57 P11
1 44 CLM#10
80 P60 P12 43 CLM#11
79 P61 P13 42 CLM#12
78 P62 P14 41 CLM#13
SYSID4 P63 P15 CLM#14
77 40
76 P64 P16 39 CLM#15
42 SYSID5 P65 P17
SYSID6 75
74 P66
C P67 C

38
P20 HTKYSMI 56
37
P21 36 KSMBALT#
24 P22 35
CNVSS P23 34
P24 33
P25 CAPS 57
GND1 32
72 P26 31 NUM 57 PWR_5VMAIN
VREF P27 SCRL 57
73 RM62
AVSS ROW#0 ROW#[0:7] 9
62
P30 61 ROW#1 2 ARRAY 7
P31 6 KGPDATA
60 ROW#2 3 6
HCL2 TP30 P32 59 ROW#3 3 KCLOCK KSMBALT# 4 5
HCL2 HCL2 P33 58 ROW#4 KATFINT# 1 8
1

D P34 ROW#5 D
57
P35 56 ROW#6
1

P36 55 ROW#7 1 0 K x 4 1/32W 5%


P37
HCL1 TP31 PWR_5VMAIN
HCL1 HCL2 IRQ1 IRQ[0:15] 6 , 2 4,35,51,60
23
1

P42 22 IRQ12
P43 21 RM63
1

P44 20 KBINIT# 23
P45 KBA20G 23 ARRAY
71 19
GND1 VCC P46 KBCSCI 24,59
18 4 5
P47 MCCS# 24 9 KSHIPID1



2の


Lに


Cし

H配


,る


1。
LCH

1000pF 25V

1000pF 25V
9 2 7
P70 KGPDATA 6 23 KBA20G
2

1
C383

C384
8 3 6
P71 KMDATA 3 9 KSHIPID0

mm01
下 C382
P72
7
KDATA 3 23 KBINIT# 1 8
6
0.1uF 16V P73 KGPCLOCK 6
5
1

2
P74 KMCLOCK 3
E 4 1 0 0 K x 4 1/32W 5% E
P75 KCLOCK 3
30 3
VSS P76 2 SMBDATA 17,49,65
HCL1 HCL2 P77

SMBCLK 17,49,65
RM64
GND1
GND1 1 ARRAY 8
PWR_5VMAIN 3 KMDATA 4 5
3 KMCLOCK 2 7
3 KDATA 3 6
6 KGPCLOCK
M38867 PWR_5VMAIN PWR_3VMAIN
2

RM65 1 0 K x 4 1/32W 5%
10K 1/16W 5%

10K 1/16W 5%

10K 1/16W 5%

F ARRAY F
R352

R353

R354

6 3
5 4
1 8
1

SYSID4 7 2
42 SOUTATCH 65 ATFINT#
SYSID5 42
RESERVE SYSID6
1 0 0 K x 4 1/32W 5%
GND1
1






リは





/に



らず



必要

r 10K 1/16W 5%
R355

R356

R357

r 10K 1/16W 5%
100K 1/16W 5%

KBC
2

S Y S I D 5 P65 S-OUT M30(76) 74AHCT245 and M38867 P76,P77 is 5V tolerant. TITLE


G 無

0 Thyme Main Board 04 G


1
DRAW. No. CAST
GND1 C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
KBC Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 58
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

M31
1 6 , 2 4 ,51,56,58 SA[0:19] SD[0:15] 1 6 , 2 4 , 5 1,56,58,60
A A
SA0 45 29 SD0
SA1 25 A0 D0 31 SD1
SA2 24 A1 D1 33 SD2
SA3 A2 D2 SD3
23 35
SA4 22 A3 D3 38 SD4
SA5 21 A4 D4 40 SD5
SA6 20 A5 D5 42 SD6
SA7 19 A6 D6 44 SD7
SA8 A7 D7
18 30
SA9 8 A8 D8 32
SA10 7 A9 D9 34
SA11 6 A10 D10 36
SA12 5 A11 D11 39
SA13 A12 D12
4 41
SA14 3 A13 D13 43
SA15 2 A14 D14
B A15 B
SA16 1 9
SA17 48 A16 N.C 10
A17 N.C
17 13
24 SA18 A18 N.C 14
N.C PWR_5VMAIN
12 16
56,58 RSTDRV# RST# N.C
26 15
24 BIOSCS# CE# RY/BY#
28
24,34 MEMR# OE#
11 37
24,34 MEMW# WE# VCC
47
BYTE#

2
C385
0.1uF 16V
27

1
VSS
46
C VSS C

M B M 2 9 F 4 0 0 T A -12PFTN
GND1 GND1 PWR_PMU PWR_3VSTD

1
2
3
4
RM66

ARRAY
1 0 0 K x 4 1/32W 5%

D D

8
7
6
5
D13 1SS400

1 2
4,55,56 LCDCL# BLID 24

D14 1SS400
1 2
8,57 SUSSW# BSRBTN# 24

E E

1 2 , 2 4 ,32,41,49 BSMBCLK

PWR_3VMAIN

10K 1/16W 5%
R359
Q12
3

r DTC144EEA

2
F 1 KBCSCI 24,58 F
24 SMBCNT2

RESERVE
2

GND1
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
BIOS ROM,MISC Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 59
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_3VSUS

A A

2
R360
1 0 K 1/16W 5% M32
[RS-232]

1
23 PWR_5VMAIN
STBY

3
5
Q13 EN#
1 2SK3019 RM67
26,32,78 SUSA# 7 22 ARRAY
51 RTS1# DIN1 DOUT1 RTSA 3 6 , 2 4,35,51,58 IRQ[0:15]
8 21

2
B 51 DTR1# DIN2 DOUT2 DTRA 3 B
9 20 IRQ5 1 8
51 SOUT1 DIN3 ROUT3 SOUTA# 3 IRQ3 2 7
19 10 IRQ7 3 6
3 CTSA RIN1 DOUT1 CTS1# 51
18 11 IRQ4 4 5
3 DSRA RIN2 DOUT2 DSR1# 51
GND1 17 12
3 SINA# 16 RIN3 DOUT3 13 SIN1 24,51 1 0 K x 4 1/32W 5%
3 DCDA 15 RIN4 DOUT4 14 DCD1# 51
RIN5 DOUT5 RI232# 41,56
R361
6 RM68
3 RIA 2K 1/16W 5% 24 C1+ IRQ6 4 5
C386 C1- IRQ14 3 6
2 1 IRQ12 2 7
PWR_3VSUS 2 IRQ1 1 8
0.1uF 16V 4 C2+
CM18 C2-
C 0 . 1 uFx4 16V PWR_3VSUS
ARR A Y C
8 1 28 1 0 K x 4 1/32W 5%
5 4 26 C3+
2 7 C3-
6 3
1 3
VDD VCC

0.1uF 16V
1

C387
25 27

2
VSS GND
1

D15 PWR_5VMAIN
1 6 , 2 4 , 5 1,56,58,59 SD[0:15] RM69
RB521S-30 GND1 S N 7 5 LV4737ADB
Reserved
ARRAY
10 9
2

D D
SD7 1

SD3 2
GND1 GND1 GND1
SD5 3

SD1 4

SD4 5

SD0 6

SD2 7

SD6 8
E E
1 0 K x 8 1/20W 5%

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
RS232C DRV Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 60
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A PWR_3VSTD A

2
R362
1 0 K 1/16W 5%

1
LLB# 24

3
B B
Q15 PWR_3VSTD
1 M33
57,78 PLLB 2SK3019
2
2

VDD
R605
5 1 2 1
CD OUT RSMRST# 4,24,55
3 1K 1/16W 5%
GND1 GND

S-80927AL

Td(Typ)=57ms
1

1
2200pF 25V
C600

C601
0.01uF 16V
2

2
C C

GND1

D80
57,68 POWERON
PWR_PMU PWR_RTC 1 2
2

1SS400
D18
D D
1SS400
R366
TP33 1 2
1

RTC-BATT
1K 1/16W 5%
1

D19 R367
2 1 1 2
1

1SS400 2 . 4 K 1/16W 5% 1 CL1


CN19 1 CL1
1 1 TP34
1 2 1 CL1
2

RTCBATCN
E 1 TP35 E
1 CL2
1 CL2
1 CL2

GND1 GND1





2せ



L品


C後



,可


1場



L配



Cこ

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

3VSTD,RCLB# Rev. DATE Design Apr. Descripton


FFUUJJIITTSS UU LTD.
LTD.
SHEET
61
83
Design Check Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Design Check FFUUJJIITTSS UU LTD.
LTD. 62
83
Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Design Check FFUUJJIITTSS UU LTD.
LTD. 63
83
Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
Design Check FFUUJJIITTSS UU LTD.
LTD. 64
83
Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

M34 PWR_3VMAIN
BU9816FV

A 8 A
24,44,46,57 32KCLK CLK

100K 1/16W 5%
R369
13
24,57 PWROK STOPB(RST)

PWR_3VSUS
12 3
AD1 OD1 ATFINT# 58
※LM45Cは、CPUの直近に配置すること。
CPUの裏(中心に近いほうが良い)。

1
11 4 R370
AD2 OD2
B 1 0 K 1/16W 5% B
PWR_5VSUS M35
10 5

2
AD3 OD3
1
+Vs
1

R371 R372
C394 2 2 1 9 6 2 1
Vo AD4 OD4 THLTL# 55
0.1uF 16V 2 . 2 K 1/16W 5% 0 1005
2

3
GND PWR_3VSUS 0718
GND1 14 2 R372 0
LM45CIM3 VDD SCL SMBCLK 17,49,58 マ
5ウ
0ン
0ト
1

1
C395 C396
7 1
0.1uF 16V 0.1uF 16V GND SDA SMBDATA 17,49,58

2
C C

GND1 SSOP-14pin
Note GND1 BU9817FV
LM45CIM3
(SOT-23 Package)
3
GND

Vcc OUT
1 2 Adress : 1001 111x TP36
D D
PWR_FAN
Top View

PWR_5VMAIN

1
Q17 CN20
4 1 01
2 +
S D
5
6 02
-

2
3
G

2
10K 1/16W 5%
C397 FAN CN
uPA1914
0.1uF 16V

R373

1
E E

1
R374
2 1

1K 1/16W 5%
3

3
Q18 Q19
1 2SK3019 1 2SK3019
56 KBFANON GND1
2

2
C864
r 10pF 25V

F F
GND1

Reserved
GND1

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Rev. DATE Design Apr. Descripton SHEET
TEMP Sensor,FAN Control Design Check Apr.
FFUUJJIITTSS UU LTD.
LTD. 65
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

DDC ; DC to DC Convertor

A
THYME Power 3.5A
SUSB#

CPUCoreVcc DDC
15A
CPUCore CPU, …
A

Power Tree 5A 10mA


Banister, MB3841,pull up …
2.5A
3VStd DDC 3VStd

POWERON
3A 3A 2A
B PR CN Switch 3VSus Memory, Banister, MobilityM, OZ711E1, CardBusSW, … B
SUSC#
0.85A 0.85A
4A 4A 4A 4A LDO VGA MobilityM
DCIn CN AmMeter DCIn Diode
1A 1A
Switch LCD LCD
LCDEn
Pow1 3.5A 3.5A 1A
6A Charge1 6A 6A Switch 3VMain IR, GeyservilleAsic, PLL, Supe IO, AudioCODEC, KBC…
C Battery1 CN Batt1 AmMeter 6A 6A Diode C
1.35A SUSC#
50mA 50mA
Switch miniPCI LDO PLL PLL
2.7A
ChargeIn Charger DDC 2.5A
CPU,…
2.5A
Switch BLUETOOTH LDO CPUBus
1.35A

MainChg

6A 6A 6A 6A 3.5A 5A 1A
Battery2 CN Batt2 AmMeter Charge2 Diode 5VSus DDC 5VSus CardBusSW, Ring2, …
D SUSC# D
2A 2A
Switch Bay BayCN
BayPowOn
SubBattery CN SubBatt Switch 4A 4A
PortReplicatorCN, ST-SW BoardIF, HDDCN, MiniPCICN …
3A
Switch 5VMain

SUSB#
0.3A 0.3A
Switch Fan FanCN

E
Power Contents 1A
LDO
BayVccOn
1A
AUD Audio E

Contents Page
DC to DC Convertor CPUCore 67 10mA 10mA
LDO MIC Audio
3VSstd/5VSus 68
Charger 69
2A 2A
Regulator LDO_SYSTEM 70 Switch 5VUSB USB, HUB
LDO_Audio,IR 71 SUSB#
LDO_PMU 72 10mA 10mA
PMU, …
10mA
F Diode PWR_OP LDO PMU F
PowerLine DCIn 73
Battery 74 3mA 3mA 3mA
SubBattry 75 LDO VAVR PMU, …
PWR_1 76
Switch 77 50uA 50uA
LDO VRef1.2 PMU, …
PowerManagement PMU 78
AmMeter 79 Fuse PWR_2 Invertor
VolMeter 80 TITLE
G ACon/BtIn 81 Thyme Main Board 04 G

Scont 82 DRAW. No. CAST


C1CP052610-X4

Power/ TopPage Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
66
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A PWR_1 A
F1
1 2

6.3A 60V

10uF 25V

10uF 25V

5
6
7
8
1

2
10uF 25V

0.1uF 25V

D
r 10uF 25V B

Q20 uPA1707G
Reserved
P W R _CPUCORE

S
C401
2

1
TP37

C398

C399

C400

C402
P!!!=1.10-1.35V/11.2A P W R _ CPUCORE

3
2
1
L23 R375
C E P 125-1R0MH 10m 1W 1%
GND1 2 1 1 2

1
B B
R376
10m 1W 1%

1
1 2

220uF 2.5V(POS)

220uF 2.5V(POS)

220uF 2.5V(POS)

220uF 2.5V(POS)

220uF 2.5V(POS)

220uF 2.5V(POS)

Reserved
4.7uF 10V

r 220uF 2.5V(POS)
2

1
+ + + + + + +

5
6
7
8

5
6
7
8

1
r 2.7 1/4W 5%

RB151L-40

RB151L-40
uPA1707G

uPA1707G

Reserved
D

2 1 R706

2
C403

C404

C405

C406

C407

C408

C409
G

G
S

C410
2

2
Q22

Q23

D20

D21
4

3
2
1

3
2
1
A C704

1
PWR_5VSUS r 0 . 01uF 25V
GND1 B C
C GND1 g1 Reserved
C

RM150 yyz線
zに



つい





9

1 0 0 K x 8 1/20W 5%
☆ A p^d幅
20の
RfT}[qで

A平
Cン

源 、




z線

rA数
e1 e2
ARRAY

☆ B p^幅
14の
RfT}[qで

A平
Cン

d源 、




z線

rA数
☆ D と


p^[ン


gわ
VIAを




Zで

f
10

PWR_5VMAIN ☆ e ぞ




p^ン

eQ[gM号




ICに


d源
M36 と



Zz線
A最





0.51̀mで
2

D 21 1 D22 ☆ f と





Zで



gpせ
VIAを D
28 VID0 D0 V+
RB521S-30







p^[ン


28 VID1 20
D1 ☆ g と



GNDz線

_A[Xに

g1,2は
19 D23 D24 ☆ 他 回
路 g数
H周

A他


Swに
Ei下
p^[ン


1

28 VID2 D2 22 1 2 1 2
28 VID3 18 BST dvな
s[_X高
ACン
M号



D3
17 24 RB521S-30 RB521S-30





z線

p^[ン
28 VID4 D4 DH
C411
1

2
26,57,71,77 SUSB# SDN/SKP
PWR_5VMAIN 0.1uF 25V
16 23
2

A/B LX
15
VDD DL
14 C部
E R712 E
1 2 7 13
VCC PGND
Reserved [ジ
Cメ
zuS体
R377 r 2 0 1/16W 5%
2 1
2 0 1/16W 5%
10
ILIM R700
g2 A部 B部
2
C706
1 8 FB
4 1 2 CPU
TON
2

R701 5 C700 1 0 0 1/16W 5%


FBS
1000pF 25V

2 1 4.7uF 10V 9
REF
0 1005 3 GNDS
11 d流
1

TIME
1uF 10V

C415 6 GND1
CC
0.22uF 10V
1

yyzzuに
uつ




】い


1

2
r 2.4K 1/16W 5%

12 ☆A 互


ICく


Ad源
Tzuし



120K 1/16W 5%
Reserved
C412

470pF 25V

VGATE
2

F る


Lい
uは
i間



l慮



VIAの F
2

1
C414

0730 0 と


zuす





500R378
R379

R380

MAX1717 削
除 1
☆B と

ICく


Ad源
Tzuし







Lい
uは
i間



l慮



VIAの ICAD部


GND1 こ

zuす





ICと


d源
D ☆C と


zuす


oラ



CPUの
zu)




CPU中



(で
☆D こ
uく
Tに
[q近

A接



ICと


d源
D先


(A,Bよ




)


路 S層
Ei下
p^[ン
ICの

D制
A部 TITLE
G と


zuな
iは

Hの

A他


に Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Power/ CPUCoreVcc Rev. DATE Design Apr. Descripton
FFUUJJIITTSS UU LTD.
LTD.
SHEET
67
83
Design Check Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_1
PWR_1
2
F2
1 A1
A
5V 5A A

5
6
7
8
5A 24V TP38

23

22

D
2

uPA1707G
10uF 25V

0.1uF 25V
C417 PWR_5VSUS

G
VCC

RB521S-30
VL

4.7uF 10V

S
0.1uF 25V PWR_5VSUS

Q24
C416

C419
L24 R381

1
C418
D25
12 C E P125-4R0MH 15m 1W 1%

3
2
1
GND1 SHDN 1 2 1 2

1
18 GND1
BST5

e1

5
6
7
8

1
16 GND1

3
DH5

2
RB151L-40
D
2
C423

uPA1707G
+ +

150uF 6.3V(F55)

150uF 6.3V(F55)

4.7uF 10V
C422
0.1uF 16V

G
13

S
26,77,78 SUSC#

D26
ON5 17

1
Q25
LX5

2
B B

C420

C421
3

3
2
1
57,61 POWERON ON3
DL5
19
e2
g1
1

GND1
100K 1/16W 5%

100K 1/16W 5%

M37 CS5
15
21 f1 GND1
B1
FB5
f2
R382

R383

PWR_1
2

MAX786CAI

2
4 F3
D1 2 1
A2 3.3V 5A

RB521S-30

5
6
7
8
5

D27
D2 5A 24V TP39

D
2

2
GND1 25

uPA1707G
1

10uF 25V

0.1uF 25V
BST3 PWR_3VSTD

S
C GND1 PWR_3VSTD C

Q26
C424

C425
L25 R384

1
2
2 C426 C E P 125-4R0MH 15m 1W 1%

3
2
1
SS3 2 1 2 1

1
0.1uF 16V
14

1
SS5 GND1

5
6
7
8

3
e3

1
27

RB151L-40

4.7uF 10V
D
DH3
2

+ +

uPA1707G

150uF 6.3V(F55)

150uF 6.3V(F55)
0.01uF 16V

0.01uF 16V

26

D28
LX3

C429
2
Q27
C430

C431
1

2
e4

C427

C428
24

3
2
1
DL3

GND1 GND1 g2
D
CS3
1
28 f3 GND1 B2
D
FD3
f4
PGND

SYNC
GND

REF
20

11

10
9

yyzzuに
uつ




】い

】 yyz線
zに



つい





g3 ☆A 互


ICく


Ad源
Tzuし


い ☆A p^d幅
6.5の
RfT}[qで

A平
Cン

源 、
2

C432



Lい
uは
i間



l慮



VIAの と



z線

rA数
GND1 0.22uF 10V と


zuす




同 ☆B p^幅
5の
RfT}[qで

A平
Cン

d源 、
1

☆B と

ICく


Ad源
Tzuし



互 と



z線

rA数
E E



Lい
uは
i間



l慮



VIAの ☆D と


p^[ン


gわ
VIAを




Zで

GND1 こ

zuす





ICと


d源
D ☆D こ
uく
Tに
[q近

A接



ICと


d源 ☆e d





p^ン

eQ[gM号




ICに



D先


(A,Bよ




) と



Zz線
A最





0.51̀mで


路 Swに
Ei下
p^[ン
ICの

AD制
部 対

、 g と



GNDPz線

_A[Xに

g1,23は




zuし
iは

Hの


☆f V






rン
Pル
Zで



gpせ
IAを







p^[ン


☆他

路 g数
H周

A他


Swに
Ei下
p^[ン


F dvな
s[_X高
ACン
M号


の F





z線

p^[ン

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ 3VStd,5VSus Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
68
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A
12.6V 2.0A f1 f2 A
PWR_CHARGE1
P W R _ CHARGEIN Q28 L26
TPC8102 C D R H 1 04R-22uH R385
1 8 1 2 2 1 2 1
2 7
S D
3 6 D29 75m 1W 1%

01

01
5 R B 0 5 3L-30FA

10uF 25V
1

1
100uF 16V(AL)

100uF 16V(AL)
4

0.1uF 25V

MBRS130LT3

r MBRS130LT3
G

1
+ +
1.35A

Reserved

10uF 16V

10uF 16V
C433

C434
2

D30

D31
02

02

2
C435

C436

C437

C438
B GND1 GND1
A B

GND1 B
P W R _ C H A R GER_2.5
1
IN2 IN1
24
P W R _ CHARGEIN
e
10 20
78 P M U _MAINCHG
0.1uF 16V

0.1uF 16V

0.1uF 16V

CTL VCC

D2
2

C443 R387
R386 C442
2 1 1 2 5 23 1 2 1 2
-IN5 -IN2
C439

C440

C441

1 0 K 1/16W 5% 0 . 0 33uF 16V 0 . 0 33uF 16V 1 0 K 1/16W 5%


1

6 22
C FB3 FB1 C
C444 R388
2 21 1 2 1 2
78 PMU_VB1 VB1 -IN1
0 . 0 33uF 16V 1 0 K 1/16W 5%
8 19
78 PMU_VB2 VB2 GND
MB3814
PMU_VB3 1 2 7 18
VB3 OUT
R389
0 1005 P W R _ C H A R GER_2.5 11 17
VREF CS
C445 R390 PWR_CHARGE2

D
9
SEL -IN3
16 1 2

0 . 0 33uF 16V
2

1 0 K 1/16W 5%
1
1.35A
R391 D
3 15 2 1 2 1
CT FB2
C446 R392 D32 75m 1W 1%
4 14 1 2 2 1 R B 0 5 3L-30FA
RT -IN4
0 . 0 33uF 16V 1 0 K 1/16W 5%
15K 1/16W 5%

12 13
f3 f4
270pF 25V
0.1uF 16V

0.1uF 16V

4.7uF 25V
IN4 IN3
2
1

M38
C450

C451

C452

C453

MB3814
2

2
R393
1

E E
GND1
D

73 PMU_VB3_0

yyzzuに
uつ




】い

】 yyz線
zに



つい





2

R394
1 3 K 1 / 16W 0.5% ☆A 互 と

ICく


Ad源
Tzuし


い ☆ A p^d幅
3.5の
RfT}[qで

A平
Cン

源 、



Lい
uは
i間



l慮



VIAの と



z線

rA数



zuす




同 ☆ B p^幅
2.7の
RfT}[qで

A平
Cン

d源 、
1

F PMU_VB3 ☆B 互 と

ICく


Ad源
Tzuし


い と



z線

rA数 F




Lい
uは
i間



l慮



VIAの ☆ D と


p^[ン


gわ
VIAを




Zで

1

☆ e ぞ




p^ン

Q[gM号




ICに


d源
☆D 源
d

uく
Tに
[q近

A接



ICと

制 と



Zz線
A最





0.51̀mで
39K 1/16W 0.5%

D先


(A,Bよ




) ☆ f と





rン
Pル
Zで



gpせ
VIAを







p^[ン


R395



路 Ei下
p^[ン
ICの

AD制
部 全
2




zuな
iは

Hの

A他


wに ☆ 他

路 g数
H周

A他


Swに
Ei下
p^[ン


GND1
dvな
s[_X高
ACン
M号








z線

p^[ン
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ Charger Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
69
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

D33
1SS400
2.5V 0.1A
A 1 2 TP40 A
PWR_PLL

PWR_3VMAIN M39 PWR_PLL


NJM2370R25

1
NJM2370R05
8 5
VIN VOUT

2
R396
3 3 0 K 1/16W 5%
1 NC
3
6 yyzzuに
uつ に
つい





CONTROL NC

1
7 ☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

1
0.1uF 16V

0.1uF 16V

10uF 16V B
NC

r 10uF 16V B
Reserved
C454

C455

C456

C457
yyz線
zに


つ つい




2
C458
B 2 4 2 1 B
GND NB
VSP-8pin 0.01uF 25V ☆ -[qは


_AXす

hと

Oラ
^の
Mュ

GND1

yyzzuに
uつ




】い


D34
C
1SS400 CPU C
1 2 TP41 1 21
PWR_3VMAIN
M40
1.5V 2.5A P W R_CPUBUS
P W R_CPUBUS
A
P Q 07VZ012Z
1 3

1
VIN VO 6

1
2 4
VC VADJ R397
1 . 5 K 1 /16W 0.5% PMU_CBSp^[ン
GND

220pF 25V

4.7uF 10V
5
1

1
AD

220uF 2.5V(POS)
2
C459 +

C460
0.1uF 16V 1

C461
D R398 と


zuす







の D
2

2
7 . 5 K 1 /16W 0.5% 位

D先

C462
1.20uFPOS
2

2.PQ07VZ
GND1 ☆ そ ぐ
[qす

PQ07VZ接

fT抵
ARン





zuす
Tに

yyz線
zに


つ つい





☆ e入 h
PQ07VZOラ
-[qは
oの
fTと
Rン

E E



_A[Xと

D35
1SS400
1 2

TP42
PWR_VGA
PWR_3VSUS M41 PWR_VGA
BA3965FP

2 4
2.5V 0.85A
1

VIN VO
1 5
yyzzuに
uつ に
つい





VC ST
F ☆ VGA接と

zuる
Tに



[qの
続 F
1

GND

C463 ☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

1

+
0.1uF 16V
47uF 6.3V(POS)

C465
2

yyz線
zに


つ つい





2

C701 r 0.1uF 16V


2

C464

0 . 01uF 25V
Reserve ☆ -[qは


_AXす

hと

Oラ
^の
Mュ

1

GND1
TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/LDO_SYSTEM Rev.
Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
70
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

このページのPWR_AUD,PWR_MICを作る
回路はオーディオ近傍に配置すること yyzzuに
uつ
に つ


】い


☆ Audio回


zる
Tに



Hの
☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

A A

D36 yyz線
zに



つ い

】い


PWR_1
1SS400
1 2 5.0V 0.2A ☆ Rン こ

_AXす

hと
^Oラ
Mュ

-[qは
fTの
TP43
PWR_AUD
M42
PWR_AUD yGyNGDN_DA_UADUと DGと
NGDN1Dの
1接

接_に




_に




4
Q101
1 1 ☆ GND1と [qで
egulatorの




PWRを
_AUは 、

1
S D 2 IN 3 _接

wて
A面



¥な

Jbgが 続




OUT
}Q照
(下
)
1

5 2
GND
1

B 6 B
470K 1/16W 5%
0.1uF 25V

1
3 C466

Reserved
G
C707

r 220uF 2.5V(POS)
10uF 16V B

10uF 16V B
N J M 7805DLA
R713

0.1uF 25V
2

+ Output
uPA1914
2

2
Regulator
GND1 Capasitor GND_AUD

C467

C468
1

1
2

C469
47K 1/16W 5%
R714

GND_AUD To To
1

← Power Audio →
3

1
Q102 block block
26,57,67,77 SUSB# 2SK3019
R704
C 1 2 C
2

GND1 rReserve
0 1/8W
GND_AUD GND1

dv)(
zuす
Tに

M2()の
R704は る


。 yyzzuにuつ に
つい







GfB^処

PT板
GDN_AU

FOT幅
R704の ☆ Audio回


zる
Tに



Hの






GND1を
と ☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

D D
yyz線
zに


つ つい





☆ Rン こ

_AXす

hと
^Oラ
Mュ

-[qは
fTの

D95
1SS400
1 2 3.3V 0.1A TP45
E PWR_5VMAIN PWR_3VIR E
PWR_3VIR
M44
yyzzuに uつ に
つい





1

5 1
VIN VOUT
PWR_3VMAIN ☆ M3(IRmodule)の


zる
Tに



☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

1

C474
2

10uF 16V B
10K 1/16W 5%

3 4
2

CD VOR
2

C475 yyz線
zに


つ つい





VSS

R400

0.1uF 16V S - 8 7 3 3 2 5BUP-ALA-T2 ☆ Rン こ



_AXす

hと
^Oラ
Mュ

-[qは
fTの
Td(Typ)=190ms
1

F VR_ON 27,55 F
1

0.033uF 16V
C476
2

D83
GND1 1SS400
1 2
26,57,67,77 SUSB#

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/LDO/Audio,IR Rev.
Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
71
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A
3.5V 10mA TP46
A

PWR_PMU
PWR_1 PWR_OP M45 PWR_PMU

3
S - 81235SG-QI

1 2 2 3

1
VIN VOUT

1
D38

0.1uF 25V
5

GND
+
1SS226

47uF 6.3V(POS)
C477
2

2
B B

C478
GND1

yyzzuに
uつ に
つい





☆ PMU接と


zuす
Tに
[q近

☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

yyz線
zに


つ つい





C ☆ -[qは


_AXす

hと

Oラ
^の
Mュ
レ C

3.3V 5mA 1.225V 50uA


TP47 TP48
PWR_VAVR P W R _VREF1.2
PWR_1 M46 PWR_VAVR P W R _VREF1.2

D R401 D
8 1 1 2

1
IN OUT

2
2 2 K 1 /16W 0.1%
2
SENSE R702 M47

1
3
SHUTDOWN 1 3 K 1 /16W 0.1% 1 C479
0.1uF 16V
r L M 4 0 4 1 DIM3-1.2

2
2

2
4 C481 Reserved
0.1uF 25V

GND
C480

7
FB 10uF 16V B

3
1

1
5 6
ERR# TAP

E GNDA E
L P 2 9 5 1CMM-3.3

GNDA

yyzzuに
uつ に
つい




】 yyzzuに
uつ に
つい





☆ PMU接と


zuす
Tに
[q近
続 ☆ PMU接と


zuす
Tに
[q近

☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン
力 ☆ e入 こ

zuす


[^の
Mュ

oは
fTと
Rン

yyz線
zに


つ つい




】 yyz線
zに


つ つい





F F
☆ -[qは


_AXす

hと

Oラ
^の
Mュ
レ ☆ -[qは


_AXす

hと

Oラ
^の
Mュ

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ PMUVcc,VAVR,VRef1.2 Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
72
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A
TP49
PWR_EXDCIN
PWR_EXDCIN

1
2 1

D39
TP50 R B 0 5 3L-30FA
PWR_ACIN P W R _ CHARGEIN
2 1 TP51 PWR_DCIN
P W R_INTDCIN TP52
P W R _ CHARGEIN
D40
R B 0 5 3L-30FA PWR_DCIN
1
B B
1 2

1
1
R403
+ C482 10m 1W 1%
4 7 uF 25V(AL)

2
GND1

C C

b1 b2 P W R _CHARGEIN

1
PWR_VAVR
D P W R _ CHARGEIN R404 D
PMU_VB3_0 69
M48 1 0 0 K 1/16W 5%

1
MM1380AWBE
P W R _ CHARGEIN

15K 1/16W 0.1%


1 8

2
ISEL GSEL
7 C

R405
IN- VCC

2
3 6 1 2
IN+ OUT PMU_DCINH 78
4 5 R406
GND COM

2
1 0 K 1/16W 5% C483

2
0.22uF 10V

0.1uF 25V
2

1
47K 1/16W 0.1%
r 100K 1/16W 5%

10K 1/16W 5%
E E

0.1uF 16V
Reserved

R407

C485

R408
GNDA

1
R409

C484

1
1
☆ Cに
zuyつ
iの


あ い





zuす
Tに
[q近


PMUの
☆ bの
yに
z線 つ


】 GNDA







rン
Pル
Zで



gpせ
VIAを







p^[ン

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ DCIn Connector Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
73
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

PWR_PMU PWR_PMU

A1 TP53
PWR_BATT1
1st BATTERY
CN21 PWR_BATT1
A A

2
Reserve

Reserve
r 100K 1/16W 5%

r 100K 1/16W 5%

r 100K 1/16W 5%

r 100K 1/16W 5%
R410 Reserved

R411 Reserved
1

1
01
2
02 PMU_VSENSE1 80,82

R412

R413
3 R414 R415

1
03 PMU_SCONT1 82 1 0 0 1/16W 5% 1 0 0 1/16W 5%
4 P M U_BT1TEMP0 PMU_BT1CLK0 1 2 1 2
04 PMU_BT1CLK 78 7 PMU_BT2CLK0 PMU_BT2CLK 78
5 P M U_BT1IN0# P M U_BT1DAT0 1 2 1 2
05 PMU_BT1DAT 78 7 P M U_BT2DAT0 PMU_BT2DAT 78
PWR_BT1ROM
6 PWR_PMU R416 PWR_PMU R417
06 1 0 0 1/16W 5% 1 0 0 1/16W 5%
7 PMU_BT1CLK0
07

2
B 8 P M U_BT1DAT0 B
08

D41

D42

D43

D44
9
09 3 3 3 3
10
10

1SS226

1SS226

1SS226

1SS226
1

GNDA
1

1
r47pF 25V

r47pF 25V

r47pF 25V

r47pF 25V
4.7uF 25V

Reserved

Reserved
BAT CN
0.1uF 25V

0.1uF 25V
C486

r 0.1uF 25V
r 1SS400

1
C812

C487

C488

C489

C813

C814

C815
D45
2

2
2

GND1 GND1
B
GND1
C C
P W R_BT1ROM PWR_PMU
P W R_BT2ROM PWR_PMU
1 2 3 2 R419
2 1 3 2
R418 Q29 P W R_BT1ROM
1 0 0 1/16W 5% TP0610T 1 0 0 1/16W 5% Q30

220pF 25V

2
1 2 2 1 TP0610T

1
D1

C490

C491
220pF 25V
1 2

1
R420 R421
D2

2
4 7 0 K 1/16W 5% r 0 1005 R422

1
Reserve 4 7 0 K 1/16W 5%

1K 1/16W 5%

1
GND1

1K 1/16W 5%
GND1

R423

R424
D D

3 2

3 2
2SK3019
1

2SK3019
Q31
PMU_BT1ID 78 1

Q32
PMU_BT2ID 78

2
GND1
GND1

PWR_VAVR PWR_PMU

1
E E

10K 1/16W 0.5%

10K 1/16W 0.5%

100K 1/16W 5%

100K 1/16W 5%
R425

R426
R429 R430

R427

R428
2 1 0 0 1/16W 5% 1K 1/16W 5%

2
PMU_BT1TEMP0 1 2 P M U_BT1IN0# 2 1
P M U_BT1TEMP 78 PMU_BT1IN# 78
R431 R432
1 0 0 1/16W 5% 1K 1/16W 5%
1 2 1 2
7 P M U_BT2TEMP0 P M U_BT2TEMP 78 7 P M U_BT2IN0# P M U_BT2IN# 78

1
☆ yAyに
Aあ




部 部
iの
iの
zzuuEEpp ^[ンに




^[ン




0.1uF 16V

0.1uF 16V
220pF 25V

220pF 25V

¥面


wで
A内
zuし

[q近


lN^の
fTは
Rン
C492

C493

C494

C495
2

2
F pン


[qに
RlN^の を




。 F
R^
obeリ

lか


1に







(GNDAも
_A[Xす

10pinで る


)
yByに
Bあ


る る
部 部
iの
iの
zz uに つ



uに つ


】 GNDA GND1




zuす
Tに
[q近



RlN^の
obeリ



C
yCyに
Cあ


る る
部 部
iの
iの
zz uに つ


】uにつ






zuす
Tに
[q近


PMUの
TP54 TP55
yDyに
Dあ


る る
部 部
iの
iの
zz uに つ


】 uに



】 GND1 GNDA



Tzuす






D1,2そ TITLE
G R433 Thyme Main Board 04 G
yGyNGDN1D1G̀NG̀DNAD間 Aの




__AA [Xに




[Xに



】 1 2
1

DRAW. No. CAST




zuす



xCの
RlN^と
obeリ 0 1/8W C1CP052610-X4

Power/ Battery Connector GND1 GNDA


Rev.
Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
74
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

TP56
PWR_SUBBAT

PWR_SUBBATT
PWR_1
C CN22 Q33 D46 C

1
01 4 1 2 1
+ 2
S D

1
5

1
02 R434 Sub-Batt 6 R B 0 5 3L-30FA
-

C496

C497
4 7 0 K 1/16W 5% 3 Sub-Batt

Reserved

Reserved
G

r 0.1uF 16V
r 2200pF 25V
SUB BAT CN uPA1914 2 1
1

2
Sub-Batt Sub-Batt

2
M49 Sub-Batt R435

3
S-80761SL Sub-Batt 6 . 8 K 1/10W 5%
Q34 Sub-Batt
2 1 1 2SK3019
GND1 VDD OUT

32
D Q35 D

VSS
1 2SK3019
56 SUBBATON Sub-Batt

2
GND1 GND1
A B
yAyの
Aの
zzuにuい






ツツ yByの
Bの
zzuに
uい






ツツ



zuす




互 と


zuす




E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ SubBattery Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
75
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

TP57
PWR_1

PWR_1 PWR_2

1
B F4 B
2 1
PWR_DCIN

2A 24V
2 1

D47
R B 0 5 3L-30FA

2 1

D48
R B 0 5 3L-30FA

P W R_CHARGE1
C C
D49
2 1

D1FH3

D50
2 1

D1FH3

P W R_CHARGE2

D51
D 2 1 D
D1FH3

D52
2 1

D1FH3

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4
Power/ PWR_1,2 Rev. DATE Design Apr. Descripton
FFUUJJIITTSS UU LTD.
LTD.
SHEET
76
83
Design Check Apr.
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

TP59
P W R _ MINIPCI3
A A
TP58
PWR_3VSUS
PWR_3VSUS PWR_3VSTD P W R _ MINIPCI3

1
M51
M50 TP60
1 8

1
26,57,67,71 SUSB# VIN PWRGOOD PWR_3VMAIN
1 8 PWR_PMU
VDDA OUTA 2 7
M58 PWR_3VSTD DLY GND PWR_3VMAIN
2 7
VDDB OUTB 3 6
1 8 3 6 CURRENT VCC

1
26,68,78 SUSC# VIN PWRGOOD SSCTL OUTC
PWR_PMU D90 RB521S-30 4 5
NC01562 2 7 2 1 4 5 SWIN SWOUT
PWR_3VSTD DLY GND 55 M I NIPCION3 CTRL VSS

2
3 6 MB3841

1800pF 25V
CURRENT VCC

1
B D91 RB521S-30 BD6520F C503 B

1uF 10V
C500

C501
100pF 25V
4 5 2 1
SWIN SWOUT 26,57,67,71 SUSB# 0.1uF 16V

C502
2

1
1

2
1

1
MB3841 C538 R708
C537
1 8 00pF 25V 0.1uF 16V 1 0 0 K 1/16W 5% GND1
2

2
GND1

2
GND1 GND1

C C

TP61
TP63 M52
PWR_BAY PWR_LCD TP62
PWR_5VSUS Q38 PWR_BAY PWR_3VSTD Q40 PWR_LCD 1 8
26,57,67,71 SUSB# VIN PWRGOOD PWR_5VMAIN
PWR_PMU
TPC8103 uPA1815 2 7
1 8 2 PWR_5VSUS DLY GND PWR_5VMAIN
1

1
2 7 3 1 3 6
S D CURRENT VCC
3 6 6 5

1
S D
1

1
5 7 8 4 5
SWIN SWOUT
1

2
C505 4
470K 1/16W 5%

0.1uF 25V

0.1uF 25V
G

r 4.7uF 10V
4

Reserve
470K 1/16W 5%
C504

C508

C509
G

1
r 4.7uF 10V MB3841
R438

2200pF 25V
D Reserve C851 D

2
2

1
+

0.1uF 16V
R440

C506

47uF 6.3V(POS)
2

C507
10uF 16V B

C850
10uF 16V B
2

1
C849
2

1
R439 R441
4 7 K 1/16W 5% 4 7 K 1/16W 5%

GND1
1

3 2
Q41
3

1
39,43,56 LCDEN 2SK3019
2SK3019

2
57 BAYPOWON
Q39
2

E E
GND1

GND1

TP102
PWR_5VSUS P W R _ MINIPCI5
M25D PWR_5VSUS P W R _ MINIPCI5
12
11 M100

1
13 &
2

1 8
SN74LV08APW R709 VDDA OUTA
F F
PWR_3VSTD 1 0 0 1/16W 5% 2
VDDB OUTB
7

3 6
SSCTL OUTC
1

4 5
CTRL VSS

C702 C703 BD6520F


2

1uF 10V 100pF 25V


1

GND1 TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ Switch Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
77
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

X6
4MHz A M53 o力ターレ゚ハンコ HIGH(Typ) L O W ( Typ)
MB89577
FAR101 X1 01 MB89P578 BTxALM 10.428V 9.056V
PMU_D[0:3]

1
03
X2 PMU_D[0:3] 57
A R442 2 90 PMU_D0 A
X 02
3 . 3 M 1/16W 5%
X0 P00(PD-0)
P01(PD-1)
91 PMU_D1 AC ON 13.763V 12.940V
92 PMU_D2
P02(PD-2) 93 PMU_D3
GND1 3 P03(PD-3) 94 B A T x IN 1.225V

2
X1 P04(PMUSMI) PMU_SMI 57
95 PMU_PRM# 57
P05(PRM#) 96 PWR_PMU
X24001 P06(PARST#) PMU_PARST# 57
04 100 97
X1 X0A P07(PE#) PMU_PE# 57
R443
01 1 2 99 RM151
X X2 X1A ARRAY

1
0 1005 10 9
C510 C511
X7 10pF 25V 10pF 25V 81 PWR_PMU 1
P10/AN4(BT1VOL) PMU_BT1VOL 80 8 SWA#
MC-206(32KHz) 82

2
P11/AN5(BT2VOL) PMU_BT2VOL 80
83 PMU_DCINH 73 2
P12/AN6(DCCUR) 8 SWB#
B 84 P M U_BT1TEMP 74 B
1 2 4 P13/AN7(BT1TMP) 85 3
57 P M U _PCURST# RST P14/AN8(BT2TMP) P M U_BT2TEMP 74 8 SWC#
GND1 86
P15/AN9(SW-WWW) SWC# 8
☆ Aに
yつ い

】 R444
1K 1/16W 5% P16/AN10(BT1CUR)
87
88 P M U _ BT1DCHG 79 8 SWD# 4
P17/AN11(BT2CUR) P M U _ BT2DCHG 79

1
2
3
4

1
/傍



APMUの
zuし





iは
e部 32 5

r 100K 1/16W 5%
V0 77 8 SW_ENTER#



zuす
に 1 2 P90/AN3(VOLAD) 78 PMU_VB1 69 6

100Kx4 1/32W 5%
P91/DA1(VB1) 8 APPMODE#




z線
Zで


gせ
VIAを

p^[ン

そ 79

RM70
P92/DA2(VB2) PMU_VB2 69
R446 4 7 K 1/16W 5% 7
hKド


O次



p^[ン

iAPMUへ
部 33 GND1

2
V1



す 1 2
8

Reserved
6

8
7
6
5
SW_ENTER# 8

R445
R447 4 7 K 1/16W 5% P20 7 1 0 0 K x 8 1/20W 5%
34 P21(TMPALM) 8
V2 P22(SW-APA) SWA# 8
9
C P23(PCUREDY#) PCURDY# 57 C
PWR_PMU 1 2 10
P24(LLB#) PLLB 57,61
11
R449 R448 4 7 K 1/16W 5% P25(CHG-MASK) 12
P26(MAINCHG) P M U _MAINCHG 69
2 1 35 13
V3 P27(SW-APB) SWB# 8
1 8 K 1/16W 5%

PWR_VAVR
25 14
P50/ALR1 P30/SCL1 SMBCLK_PMU 41
P W R _VREF1.2 26 15
P51/ALR2 P31/SDA1 SMBDATA_PMU 41
27 16
P52/ALR3(LCD-A0) P32/ALART SMBALERT# 24
28 17
57,81 PMU_ACON P53/ACO P33/SCL2 PMU_BT1CLK 74
29 18
82 P M U _ B T1SWON# P54/OFB1 P34/SDA2 PMU_BT1DAT 74
1

30 19
82 P M U _ B T2SWON# 31 P55/OFB2 P35/UO(LCD-CS) PWR_PMU
75K 1/16W 0.5%

8 PMU_LED P56/OFB3(MAILLED) 20
P40/SCL3 PMU_BT2CLK 74
D 21 D
P41/SDA3 PMU_BT2DAT 74

1
22
P42/SCL4(LCD-CLK) P M U _ROMCLK 81
23 R710 TP100 SCL1
2

PMU_ROMDAT 81
R452

P43/SDA4(LCD-DATA) 1 0 K 1/16W 5% Clear1 SCL1

1
67
CVRH2

1
57

2
P70/DCIN P M U _DCCMPIN 81
58
P71/DCIN2(SW-MAIL) SWD# 8
66 59
CVRH1 P72/VOL1(BAT1IN) 60 PMU_BAT1IN 81
P73/VSI1(VS1IN) P M U_VS1ALMIN 80

2
61
P74/VOL2(BAT2IN) PMU_BAT2IN 81
P W R _VREF1.2 62

r 100K 1/16W 5%
P75/VSI2(VS2IN) P M U_VS2ALMIN 80
2

65 63 PWR_3VSTD

Reserve
R455
CVRL P76/VOL3(LCD-BL1) 64
56K 1/16W 0.5%

P77/VSI3(LCD-BL2)
1

PWR_PMU TP101 SCL2


0.1uF 16V
R454

C705 Clear2 SCL2

1
10K 1/16W 5%
E 0.1uF 16V E
C513

R456
1

55 68
1

1
SUSA# 26,32,60
0.1uF 16V

CVcc P80/INT0(SUSA#) 69

1
P81/INT1(SUSC#) SUSC# 26,68,77
70
P82/INT2(MAINON#) MAINON# 4,57
C514

56 71 GND1 R711
2

1
CVss P83/INT3(BT2ROMPW) PMU_BT2ID 74
72 1 2
P84/EC(DVTMODE) 74
P85/SW1(BT1IN#) P M U_BT1IN# 74
GNDA PWR_VAVR GND1 75 1K 1/16W 5%
P86/SW2(BT2IN#) P M U_BT2IN# 74
76
P87/SW3(BAYPOW)


1接

0て
1配

Pす

Tこ
,と

001PT

2
89
AVR 配

場所
は要


100K 1/16W 5%

100K 1/16W 5%
PWR_PMU P M U _ S LCDC[0:2] P M U _ S LCDC[0:2] 4

R458

R457
2

C515 80
AVcc 36 P M U_SLCDC0
4.7uF 10V C516 COM0 P M U_SLCDC1 P M U _ SLCDS[0:8]
2

37

1
COM1 P M U _ SLCDS[0:8] 4
73 38 P M U_SLCDC2
1

1
4.7uF 10V AVss COM2
F 40 PMU_SLCDS0 F
1

SEG0 41 PMU_SLCDS1 GND1


SEG1 PMU_SLCDS2
42
GNDA SEG2 43 PMU_SLCDS3
PWR_PMU SEG3 44 PMU_SLCDS4
24 SEG4 45 PMU_SLCDS5
BVcc SEG5 46 PMU_SLCDS6
SEG6 PMU_SLCDS7
48
PWR_PMU SEG7
47 49 PMU_SLCDS8
Vcc(2) P60/SEG8 50
PWR_PMU P61/SEG9 51
P62/SEG10
1

98 52
0.1uF 16V

0.1uF 16V

Vcc P63/SEG11 53
P64/SEG12(LCD-DATA) APPMODE# 8
1

54 PMU_BT1ID 74
C517

C518

0.1uF 16V

5 P65/SEG13(BT1ROMPW) TITLE
2

G 1 Vss 39 G
MODA PB7/COM3 Thyme Main Board 04
C519
2

DRAW. No. CAST


TQFP-100pin C1CP052610-X4

Power/ PMU GND1 MB89P579A(OTP) Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
78
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A
☆ bの
yに
z線 つ



TP64
PWR_CHARGE1 と





rン
Pル
Zで



gpせ
VIAを
PWR_BATT1 PWR_CHARGE1 こ






p^[ン

2
R460
1 ☆ Aに
zuyつ
iの


あ い

1
10m 1W 1%



zuす
Tに
[q近


PMUの

PWR_VAVR

B
b1 b2 B

2
PWR_BATT1 R461

PWR_1 2 4 K 1 / 16W 0.1%


1 8
ISEL GSEL

1
2
IN- VCC
7
R462
A1
3 6 1 2
IN+ OUT P M U _ BT1DCHG 78
4 5 1 0 K 1/16W 5%
GND COM C520

2
2

1
M54 0 . 22uF 10V

1
MM1380AWBE

1
75K 1/16W 0.1%
C

0.1uF 25V

0.1uF 16V
C

51K 1/16W 5%
C521

R463

C522
GNDA

R464
1

2
GNDA

TP65
PWR_CHARGE2
D PWR_BATT2 P W R_CHARGE2 D

2
R465 R705
1 2
1

0 1005
10m 1W 1%

1
PWR_VAVR
b4 b3
2

PWR_BATT2
r 24K 1/16W 0.1%
R466

E PWR_1 E
1 8
ISEL GSEL
1

2
IN- VCC
7
R467
A2
3 6 1 2
IN+ OUT P M U _ BT2DCHG 78
4 5 1 0 K 1/16W 5%
GND COM

2
C523
1

M55 0 . 22uF 10V


r 75K 1/16W 0.1%
2

2
51K 1/16W 5%

MM1380AWBE

1
R469
0.1uF 25V

0.1uF 16V
C524

C525

GNDA
1

1
R468
2

F F

GNDA

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ AmMeter Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
79
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

R470
2 1
74,82 PMU_VSENSE1
R471
1K 1/16W 5%

2
2 1
A R473 PWR_VAVR A

270K 1/16W 0.1%


2 2 0 K 1/16W 5% 3 0 0 K 1 / 16W 0.1% TP66
1 2 PMU_BT1VOL

R472
R474
1 2 6

1
6 - R475

3
PWR_1 2 1 6 0 K 1 / 16W 0.5% 7 1 2

1
Q43 2 - 7 PMU_BT1VOL 78
R476 R477
2 1 1 2SK3019 1 2 1 5 + 1 0 K 1/16W 5%
1 5
1 0 0 K 1/16W 5% 3 1 6 0 K 1 /16W 0.5%

2
+
3 M56B

2
TS27L4IP

1
M56A R478

0.22uF 10V
C527 TS27L4IP 3 0 0 K 1 / 16W 0.1%

2
240K 1/16W 0.1%

C526
1
470pF 25V

2
B B
R480

1
R479
2 2 0 K 1 /16W 0.1%
1
GNDA

2
GNDA P M U _VS1ALMIN 78 GNDA

A1

2
130K 1/16W 0.1%
C528
0.1uF 16V

R481

1
1
C C

GNDA

R482
1 2 R483
7,82 PMU_VSENSE2 2 1
1K 1/16W 5%
1

R485 PWR_VAVR 3 0 0 K 1 /16W 0.1%


R484 2 2 0 K 1/16W 5% TP67
2 7 0 K 1 / 16W 0.1% 1 2 PMU_BT2VOL
R486
D 1 2 13 D
13 -
3 2

R487
PWR_1 9 1 6 0 K 1 /16W 0.5% 14 2 1

1
Q44 9 - 14 PMU_BT2VOL 78
R488 R489
2 1 1 2SK3019 8 2 1 12 + 1 0 K 1/16W 5%
8 12
1 0 0 K 1/16W 5% 10 1 6 0 K 1 /16W 0.5%
2

+
10

1
M56D
R490 TS27L4IP

1
M56C

0.22uF 10V
TS27L4IP 3 0 0 K 1 /16W 0.1%
1

1
240K 1/16W 0.1%

470pF 25V
R491

C529
2

2
C530
2

220K 1/16W 0.1%

GNDA
2

R492

E E
1

GNDA
P M U_VS2ALMIN 78 GNDA

A2
2

0.1uF 16V
130K 1/16W 0.1%
C531
R493

1
1

PWR_OP

GNDA
F F
4

yyzzuに
uつ




】い


4

☆ Aン



zuす
Tに
PMU近
Hは





vお
2

☆ Aに と

Tzuす
[q近


PMUの
iは


あ M56E
TS27L4IP
C532
0.1uF 25V
☆ Aン と

zuし
Tに
[近
iは







vの
1
11
11

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


GNDA C1CP052610-X4

Power/ VolMeter Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
80
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

PWR_DCIN

R494
2 1 P M U _DCCMPIN 78
B B
1 2 K 1 / 16W 0.5% R495

2
2 1 PMU_ACON 57,78
C533

2
1.2K 1/16W 0.5%
5 1 K 1/16W 5%

R496
0 . 01uF 50V
PWR_BT2ROM

1
PWR_BT2ROM

1
M57 P W R_BT2ROM

RM71 8
GNDA 2 7 1 Vcc
A0

1
3 6 7
PWR_BATT1 N.C C534

2
4 5

4.7K 1/16W 5%

4.7K 1/16W 5%
R499 1 8 2
1 0 0 1/16W 5% A1 0.1uF 16V
R500
1 2 2 1

1
C PMU_BAT1IN 78 C

R497

R498
1 0 0 K x 4 1/32W 5% 3

2
8 2 K 1 / 16W 0.5% A2 GND1
1

C535 6
SCL P M U_ROMCLK 78
4
15K 1/16W 0.5%

1 0 00pF 25V Vss 5


SDA PMU_ROMDAT 78
1

GND1
R501
2

N M 2 4C02LMT8

GNDA ☆ zuに
yつ い


PWR_BATT2 と


zuす
Tに
PMU近
R502 R503
1 0 0 1/16W 5% 8 2 K 1 /16W 0.5%
D 1 2 1 2 D
PMU_BAT2IN 78
1

C536
15K 1/16W 0.5%

1 0 00pF 25V
1
R504
2

GNDA

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ ACOn,BtIn Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
81
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

PWR_1 PWR_1

D81 D82
DAN222 DAN222
01 01
Q80 03 Q82 03
R611 TP0610T R615 TP0610T
2 1 2 3 02 2 1 2 3 02
74,80 PMU_VSENSE1 7,80 PMU_VSENSE2
2 . 4 K 1/16W 5% 2 . 4 K 1/16W 5%
C C
C605 C606
1

2
1

1
1

2
4 7 00pF 25V PWR_1 R612 4 7 00pF 25V PWR_1 R616
1 0 K 1/16W 5%
2

1
1 0 K 1/16W 5%

GND1 GND1

1
P M U_SCONT1 74 PMU_SCONT2 7
1

3
R613 Q81 Q83

2
1 R617 1
2SK3019 2SK3019
4 7 0 K 1/16W 5% 4 7 0 K 1/16W 5%

2
2

1
2

D R614 R618 D

1
4 7 0 K 1/16W 5% 4 7 0 K 1/16W 5%
GND1
GND1
1

2
78 P M U _ BT1SWON# 78 P M U _ BT2SWON#
GND1
GND1

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ Scont Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
82
83
1 2 3 4 5 6 7 8 9
1 2 3 4 5 6 7 8 9

A A

B B

C C

D D

E E

F F

TITLE
G Thyme Main Board 04 G

DRAW. No. CAST


C1CP052610-X4

Power/ Reserved Rev.


Design
DATE Design Apr.
Check
Descripton
Apr.
FFUUJJIITTSS UU LTD.
LTD.
SHEET
83
83
1 2 3 4 5 6 7 8 9

You might also like