4066 Datasheet
4066 Datasheet
Control n
VC (1)
VSS
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
CD4066B
SCHS051F – NOVEMBER 1998 – REVISED MARCH 2017 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.3 Feature Description................................................. 14
2 Applications ........................................................... 1 8.4 Device Functional Modes........................................ 14
3 Description ............................................................. 1 9 Application and Implementation ........................ 15
4 Revision History..................................................... 2 9.1 Application Information............................................ 15
9.2 Typical Application ................................................. 15
5 Pin Configuration and Functions ......................... 3
6 Specifications......................................................... 4 10 Power Supply Recommendations ..................... 17
6.1 Absolute Maximum Ratings ...................................... 4 11 Layout................................................................... 17
6.2 ESD Ratings.............................................................. 4 11.1 Layout Guidelines ................................................. 17
6.3 Recommended Operating Conditions....................... 4 11.2 Layout Example .................................................... 17
6.4 Thermal Information .................................................. 4 12 Device and Documentation Support ................. 18
6.5 Electrical Characteristics........................................... 5 12.1 Receiving Notification of Documentation Updates 18
6.6 Switching Characteristics .......................................... 8 12.2 Community Resources.......................................... 18
6.7 Typical Characteristics .............................................. 9 12.3 Trademarks ........................................................... 18
7 Parameter Measurement Information ................ 10 12.4 Electrostatic Discharge Caution ............................ 18
12.5 Glossary ................................................................ 18
8 Detailed Description ............................................ 14
8.1 Overview ................................................................. 14 13 Mechanical, Packaging, and Orderable
8.2 Functional Block Diagram ....................................... 14
Information ........................................................... 18
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Corrected the ron VDD = 10 V values in the Electrical Characteristics table. .......................................................................... 7
• Corrected the y axis scale in Figure 6 ................................................................................................................................... 9
• Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section ................................................................................................. 1
• Deleted Ordering Information table, see POA at the end of the data sheet........................................................................... 1
• Changed values in the Thermal Information table to align with JEDEC standards ............................................................... 4
N, J, D, NS, or PW Packages
14-Pin PDIP, CDIP, SOIC, SO, or TSSOP
Top View
Pin Functions
PIN
I/O DESCRIPTION
NO. NAME
1 SIG A IN/OUT I/O Input/Output for Switch A
2 SIG A OUT/IN I/O Output/Input for Switch A
3 SIG B OUT/IN I/O Output/Input for Switch B
4 SIG B IN/OUT I/O Input/Output for Switch B
5 CONTROL B I Control pin for Switch B
6 CONTROL C I Control pin for Switch C
7 VSS — Low Voltage Power Pin
8 SIG C IN/OUT I/O Input/Output for Switch C
9 SIG C OUT/IN I/O Output/Input for Switch C
10 SIG D OUT/IN I/O Output/Input for Switch D
11 SIG D IN/OUT I/O Input/Output for Switch D
12 CONTROL D I Control Pin for D
13 CONTROL A I Control Pin for A
14 VDD — Power Pin
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VDD DC supply-voltage Voltages referenced to VSS pin –0.5 20 V
Vis Input voltage All inputs –0.5 VDD + 0.5 V
IIN DC input current Any one input ±10 mA
Tstg Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
300
400 200
+25°C
300 150
+25°C
−55°C
200 100
−55°C
100 50
on
0 0
on
−4 −3 −2 −1 0 1 2 3 4
−10 −7.5 −5 −2.5 0 2.5 5 7.5 10
Vis − Input Signal Voltage − V Vis − Input Signal Voltage − V
92CS-27326RI 92CS-27327RI
Figure 1. Typical ON-State Resistance vs Input Signal Figure 2. Typical ON-State Resistance vs Input Signal
Voltage (All Types) Voltage (All Types)
Supply Voltage (VDD − VSS) = 15 V TA = 125°C
300 600
200 400
TA = 125°C
150 300
0 0
on
on
−10 −7.5 −5 −2.5 0 2.5 5 7.5 10 −10 −7.5 −5 −2.5 0 2.5 5 7.5 10
Figure 3. Typical ON-State Resistance vs Input Signal Figure 4. Typical ON-State Resistance vs Input Signal
Voltage (All Types) Voltage (All Types)
104
6 TA = 25°C
3
PD − Power Dissipation Per Package − µ W
2 2
Supply Voltage
103 (VDD) = 15 V
VO − Output Voltage − V
8
1 6
10 V
4
0 2
VDD
VDD
5V 14
VC = VDD
5
Vos
102
CD4066B 8 6
−1 Vis 1 of 4 6 CD4066B
Switches 12
RL 4
13
VSS
−2 2 7
All unused terminals are VSS
connected to VSS
10
−3 10 2 4 6
102 2 4 6
103
−3 −2 −1 0 1 2 3 4
VI − Input Voltage − V f − Switching Frequency − kHz
92CS-30919
I is CD4066B
V is V os
1 of 4 Switches
|V is í V os |
r on =
|I is |
Figure 7. Determination of ron as a Test Condition for Control-Input High-Voltage (VIHC) Specification
Keithley
VDD 160 Digital
Multimeter
TG
10 kΩ 1-kΩ
On
Range Y
H. P.
VSS X-Y
Moseley
Plotter 7030A
92CS-22716
Cios
VC = −5 V VDD = 5 V
CD4066B
1 of 4
Switches
Cis Cos
VSS = −5 V
92CS-30921
Measured on Boonton capacitance bridge, model 75a (1 MHz);
test-fixture capacitance nulled out.
VDD
VC = VSS
Vos
CD4066B
Vis = VDD
1 of 4
Switches I
VSS
92CS-30922
All unused terminals are connected to VSS.
Figure 10. Off-Switch Input or Output Leakage
VDD
VC = VDD
Vos
Vis CD4066B
1 of 4
Switches
200 kΩ
VSS 50 pF
VDD
tr = tf = 20 ns
92CS-30923
All unused terminals are connected to VSS.
+10 V VC VDD
tr = tf = 20 ns Vis Vos
CD4066B
1 of 4
1 kΩ Switches 10 kΩ
VSS
92CS-30924
All unused terminals are connected to VSS.
Figure 12. Crosstalk-Control Input to Signal Output
VDD VDD
VC=VDD
t r = t f = 20 ns
Vos
VDD CD4066B
1 of 4
Switches
1 kŸ
VSS 50 pF
tr tf
VC 10 V
90%
10% 50%
0V
Repetition
Rate
tr = t f = 20 ns
V OS at1kHz
Vos V
OS 2
VDD = 10 V
VC V at1kHz
V OS
OS 2
Vis = 10 V CD4066B
1 of 4
Switches
50 pF 1 kŸ
VSS
Inputs
VDD
VSS
VSS 92CS-27555
Measure inputs sequentially to both VDD and VSS. Connect all unused inputs to either VDD or VSS. Measure control inputs only.
10 2 3 7 9 12
10 2 3 7 9 12 Clock
Clock 14 PE J1 J2 J3 J4 J5
14 PE J 1 J 2 J3 J 4 J5 External
Reset 15 CD4018B
15 CD4018B 13 Reset
1 Q1 Q2
1 Q1 Q2
5 4
1 1/4 CD4066B 2
5 4
13 12 9 8 6 5 2 1
1
3
2 7 6
1/3 CD4049B
3 2 5
4 10 CD4001B
9
CD4001B
1/3 CD4049B 6
11 10 4 3
5 4 8
10
9
6 Signal
6 5 13 12 5 11
12 Outputs
11
13 Channel 1
2 LPF
Signal 12 11 12
Inputs 10 NŸ
Channel 1 1/6 CD4049B
1 2
1
Channel 2 5 Channel 2
4 CD4066B 3 3 LPF
4
Channel 3
8 9 10 NŸ
Channel 4 4 1/4 CD4066B CD4066B
3 8
11 10
11 Channel 3
9 LPF
10 kŸ
10 NŸ
Channel 4
10 LPF
10 NŸ
8 Detailed Description
8.1 Overview
CD4066B has four independent digitally controlled analog switches with a bias voltage of VSS to allow for
different voltage levels to be used for low output. Both the p and the n devices in a given switch are biased on or
off simultaneously by the control signal. As shown in Figure 17, the well of the n-channel device on each switch
is tied to either the input (when the switch is on) or to VSS (when the switch is off). Thus when the control of the
device is low, the output of the switch goes to VSS while when the control is high the output of the device goes to
VDD.
Switch
p n
p
Out
n Vos VSS
Control n
VC (1)
VSS
(1) All control inputs are protected by the CMOS protection network.
(2) All p substrates are connected to VDD.
(3) Normal operation control-line biasing: switch on (logic 1), VC = VDD; switch off (logic 0), VC = VSS.
(4) Signal-level range: VSS ≤ Vis ≤ VDD.
Figure 17. Schematic Diagram of One-of-Four Identical Switches and Associated Control Circuitry
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
5V
Analog Inputs (±5 V)
0
−5 V
VDD = 5 V
VDD = 5 V
CD4066B
5V SWA
0 SWB
IN CD4054B
SWC
SWD
Digital
Control
Inputs
VSS = 0 V
VEE = −5 V VSS = −5 V
Analog Outputs (±5 V)
92CS-30927
2
Supply Voltage
103 (VDD) = 15 V
8
6
10 V
4
2
VDD
5V 14
5
102
8 6
6 CD4066B
12
4
13
2 7
VSS
10
2 4 6 2 4 6
10 102 103
11 Layout
Input
12.3 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.4 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
12.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 17-Mar-2017
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
CD4066BE ACTIVE PDIP N 14 25 Pb-Free CU NIPDAU | CU SN N / A for Pkg Type -55 to 125 CD4066BE
(RoHS)
CD4066BEE4 ACTIVE PDIP N 14 25 Pb-Free CU NIPDAU N / A for Pkg Type -55 to 125 CD4066BE
(RoHS)
CD4066BF ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 CD4066BF
CD4066BF3A ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 CD4066BF3A
CD4066BM ACTIVE SOIC D 14 50 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BM96 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BM96E4 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BM96G4 ACTIVE SOIC D 14 2500 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BME4 ACTIVE SOIC D 14 50 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BMG4 ACTIVE SOIC D 14 50 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BMT ACTIVE SOIC D 14 250 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066BM
& no Sb/Br)
CD4066BNSR ACTIVE SO NS 14 2000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CD4066B
& no Sb/Br)
CD4066BPW ACTIVE TSSOP PW 14 90 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CM066B
& no Sb/Br)
CD4066BPWG4 ACTIVE TSSOP PW 14 90 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CM066B
& no Sb/Br)
CD4066BPWR ACTIVE TSSOP PW 14 2000 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -55 to 125 CM066B
& no Sb/Br)
CD4066BPWRG4 ACTIVE TSSOP PW 14 2000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -55 to 125 CM066B
& no Sb/Br)
JM38510/05852BCA ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
05852BCA
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 17-Mar-2017
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
M38510/05852BCA ACTIVE CDIP J 14 1 TBD A42 N / A for Pkg Type -55 to 125 JM38510/
05852BCA
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE OPTION ADDENDUM
www.ti.com 17-Mar-2017
• Catalog: CD4066B
• Automotive: CD4066B-Q1, CD4066B-Q1
• Military: CD4066B-MIL
Addendum-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Mar-2017
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Mar-2017
Pack Materials-Page 2
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES
Texas Instruments Incorporated (‘TI”) technical, application or other design advice, services or information, including, but not limited to,
reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are
developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you
(individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of
this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources.
You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your
applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications
(and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You
represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1)
anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that
might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you
will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any
testing other than that specifically described in the published documentation for a particular TI Resource.
You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include
the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO
ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS.
TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT
LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF
DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL,
COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR
ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE
POSSIBILITY OF SUCH DAMAGES.
You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-
compliance with the terms and provisions of this Notice.
This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services.
These include; without limitation, TI’s standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation
modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated