You are on page 1of 2

Page 1 of 2

B.E / B.Tech./B.Arch. PRACTICAL END SEMESTER EXAMINATIONS, APRIL / MAY 2019


Fourth Semester

EE8461 LINEAR AND DIGITAL INTEGRATED CIRCUITS LABORATORY

(Regulations 2017)

Time : 3 Hours Answer any one Question Max. Marks 100

Aim/Principle/Apparatus Tabulation/ Calculation Viva-Voce Record Total


required/Procedure Circuit/Program/ & Results
Drawing
25 30 25 10 10 100

Q.No. Questions

1. Simplify the following logical description using K-map and implement using any suitable logic
gates

F (A,B,C,D) = Σ (3,4,5,7,9,13,14,15)

2. (a) Design and implement 4x1 Multiplexer by using suitable logic gates & verify its truth table

(b) Design and construct Full adder by using suitable logic gates & verify its truth table.

3. (a) Design and implement 1x4 demultiplexer by using suitable logic gates & verify its truth table

(b) Design and construct Full subtractor by using suitable logic gates & verify its truth table.

4. (a) Design and implement a binary to gray code converter using suitable logic gates and verify their
function.

(b) Design and implement 4x2 encoder using suitable logic gates and verify its truth table.

5. (a) Design and implement a gray to binary code converter using suitable logic gates and verify their
function.

(b) Design and implement 2x4 decoder using suitable logic gates and verify its truth table.

6. Design and implement an asynchronous/ripple 4-bit binary up counter using JK flip flops.

7. Design and implement an asynchronous/ripple 4-bit binary down counter using JK flip flops.

8. Design and implement an asynchronous/ripple 4-bit decimal (BCD) up counter using JK flip flops.

9. Design and implement an asynchronous/ripple 4-bit decimal (BCD down counter using JK flip flops.
Page 2 of 2

10. Design and implement a 4 bit synchronous binary up counter using JK flip flops.

11. Design and implement a 4 bit synchronous binary down counter using JK flip flops.

12. (a) Design & construct a 4 bit Serial in serial out shift register.

(b) Design and implement a Differentiator using an op-amp.

13. (a) Design & construct a 4 bit Serial in parallel out shift register.

(b) Design and implement Integrator using an op-amp.

14. Design & construct a 4 bit Parallel in serial out shift register.

15. Design & construct a 4 bit Parallel in parallel out shift register.

16. (a) Design and verify the experimental and theoretical loop gains of amplifiers using IC 741 in the
inverting and non-inverting modes.

(b) Design and implement a circuit and study the operation of 741 op-amp as comparator.

17. Design and implement Differentiator and Inverting summing amplifier.

18. Construct Astable multivibrator using IC555 timer & to generate a 1KHz square waveform.

19. Construct a circuit Operate the IC555 timer in Monostable mode to generate a 1KHz square
waveform.

20. Construct a circuit to study the operation of NE565 PLL and to use it as frequency multiplier.

21. Design and implement a digital to analog converter using weight resistor method and R-2R ladder
method.

You might also like