Professional Documents
Culture Documents
Quanta jm3 Power Sequence Rev 02 PDF
Quanta jm3 Power Sequence Rev 02 PDF
Adapter is
12V alive Charging PBATT+ PWR_SRC
System on, Bat V-CHG
powered only
SBATT+
Charging
PWR-
charging
PCIRST#
Warm swap only D/D Power GOOD,
CPURST# RBAT_7.2V +RTCSRC D/D
shutdown
+3VALW,5VALW
Section
+5VSUS,
Banias CPU +RTC_PWR3_3V +RTC_PWR5V +1_5VSUS +3VSUS
+2_5VSUS
FSB THERM_STP#
LIVE_ON_BATT
VCCRTC
Montara GM ALWON
RTCRST# ACAV_IN
HUB -LINK
BUS
SUSPWROK
Section 1715PWROK
SUS_ON
ICH4 AUX_EN
+VCC1_2_GMCH,
LPC VTT, SLP_S3#
ICH4
MACALLEN
SIO 12V
(LPC47N254)
(MACALLEN) RUN_ON
+5VRUN, +3VRUN,
+1_5VRUN, +2_5VRUN,
X-BUS Delay VHCORE +1_8VRUN
RUNPWROK
Flash ROM (3~12mS) (IMVP IV)
1
+12V
1
PWR_SRC
RB715F R379
10K
+RTCSRC Binchuan:
Binchuan:
Q48
D25 FDG316P
6 H HH: :High
HighLevel.
2
30 RBAT_7.2V
2 1 4 5
2
Level.
TRACE:20MIL TRACE:20MIL 1
C208
1N5819HW
LL: :Low
LowLevel
Level
TRACE:20MIL
1000P
RP97 And
Andso soon.
on.
3
2
4
1
3 L
4P2R-S-100K
+3VALW
3
Near JDCIN1
2 47K Q46
21 SYS_SUSPEND
DTC144EUA
ADP-IN (1)
1
47K
2
1
UDZ3.6B_NC
C856
Near JDCIN1
3
100P_50V
Q37
RV3 +DC_IN FDS6679
JDCIN1 1 2 DC_IN+
POWER_JACK 8
1
L27 BLM11B102S VZ0603M260APT
PS_ID 22,34
H
1
2
3
7
6
5
H
H
1
1
2 DCIN+ 2 3 C35
1
DCIN- 1 4
3 C857 .47U_0805 R27 C38 C41 C357 C42 C363 R542
+
FL1 CM1922 .1U_50V 25V 240K .01U .1U_50V .1U_50V .1U_50V 10U_25V_1210 4.7K
4
1
RV2 RV1
CM1922 C858
9
8
7
6
5
4
2
VZ0603M260APT 0.01U_50V Q49_G
R22 47K
2
1 2
VZ0603M260APT
Binchuan:
Binchuan:
(4).
(4).DC_IN+
DC_IN+totoSDC_IN+
Schematic
SDC_IN+ SDC_IN+(P31)
Schematicpage
page37
37
SDC_IN+(4)
H
H
DC_IN+
Binchuan:
Binchuan:
(5).
(5).SDC_IN+
SDC_IN+toto PWR_SRC
Schematic
PWR_SRC PWR_SRC(P36)
Schematicpage
page36 36
PWR_SRC
H
Binchuan:
Binchuan:
+RTCSRC
+RTCSRCsupply
and
supply+RTC_PWR5V
+RTC_PWR5V +RTCSRC(P41,43)
and+RTC_PWR3_3V
+RTC_PWR3_3V
R380 D24
2 1 D13R_VCC 2
DC_IN+
15K 3 SBATT_CH
1
+12V
+RTCSRC PWR_SRC
RB715F R379 +RTCSRC
10K
D25
Q48
FDG316P
PWR_SRC
6
2
2 1 4 5
30 RBAT_7.2V
C208
TRACE:20MIL 1N5819HW TRACE:20MIL
H 2
1 H
TRACE:20MIL
1000P
RP97
3
2 1
4 3
4P2R-S-100K
3
2 47K Q46
21 SYS_SUSPEND
DTC144EUA
47K
1
+RTCSRC
+RTCSRC H
+RTCSRC +RTCSRC
H
H
1
R459
R468 1K
75K/F
R465 10K 1
1 2 2 Q61
2
3 3906
R464 1M
1 2
ACAV_IN 22,36,41
1
2
U52
H
1
R471
12.7K/F
1 LM431SACMF ACAV_IN
R458
100K
2
Binchuan:
Binchuan:
ACAV_IN
ACAV_INgenerate
generatetotonotice
noticeSIO
SIO
about
aboutAdaptor(Present).
Adaptor(Present).
Binchuan:
Binchuan:
MAX1999
+3VALW&+5VALW(P41)
MAX1999use useLDO
LDOtoto
output
output+5VALW&+3VALW
+5VALW&+3VALW
while
whileU50
U50pinpin17(VCC)
17(VCC)
has
has Power Sourceand
Power Source and
Pin 6 is at Logic H.
Pin 6 is at Logic H. H
PWR_SRC
H VCC
SHDN
THERM_STP#
H
Binchuan:
Binchuan:
(6).As
(6).Assoon
RTCRST#
soonas
RTCRST#will
(Reset
as+RTC_PWR3_3V
+RTC_PWR3_3Von,
willbe
(Reset CMOS)
CMOS)
befrom
fromLow
on,then
Low?High.
?High.
then
RTCRST#(P9)
VCCRTC
+RTC_PWR3_3V
H
H
Binchuan:
H
Binchuan:
RTCRST#
CLK_32KX1/X2
CLK_32KX1/X2must must
be
be generated, it’sfor
generated, it’s for
RTCCLK units(ICH4)
RTCCLK units(ICH4)
using
usingtotogenerate
generate
SLP_S3#
SLP_S3#&SLP_S5#.
&SLP_S5#. ICH4
OSCILLATION
Binchuan:
Binchuan:
(A).POWER_SW#
(A).POWER_SW# generate
the
thePOWER_SIO#,
POWER_SIO#,and
generate
andIfIf
POWER_SW#(P41,P2
MACALLEN(SIO)
MACALLEN(SIO)isisalive
then
MAX1999
assert
alive
then it’ll assert SUN_ONtoto
it’ll SUN_ON 1) +RTC_PWR5V
+RTC_PWR5V +RTC_PWR5V
MAX1999(3/5VSUS)
1
C658
(3/5VSUS)
H-L-H R391
10K
5
U36A
7WZ14
1
.1U
2
U41
5 7SH32
2
POWER_SW# 1 6 2
POWER_SW# 27,28 POWER_SW#
4
C650 1
.1U
D26
2 1
21 PWRSW_SIO#
+RTC_PWR5V
RB751V
C657
1 2
MACALLEN(SIO)
H-L-H
H
SUS_ON
Binchuan:
Binchuan:
THERM_STP#
THERM_STP#isisOD
generated its
ODand
function
andwill
willbe
after
be
+3VSUS.
generated its function after +3VSUS.
MAX1999(P41)
SHDN#
MAX1999
ON3
ON5
SUS_ON H
SUS_ON
H
Binchuan:
Binchuan:
With
Withrespect
respectof
ofMAX1999,
MAX1999,the
theSHDN#
SHDN#pin
pinneed
Keep ‘H’
H to at Logic ‘H’and Enable ON3 & ON5 from
need
to at Logic ‘H’and Enable ON3 & ON5 from
SUS_ON
SUS_ONsignal
signalto
togenerate
generate3/5/12V.
3/5/12V.
Binchuan:
Binchuan:
SUS_ON
SUS_ONturn
While
turnon
WhileMAX1999
on+3/5VSUS
+3/5VSUSpower.
MAX1999stable
stablethen
power.
thenitit
3/5/12V(P41)
generate
generateSUSPWROK_5V.
SUSPWROK_5V.
15V
+5VSUS
H H
H
+3VSUS
MAX1999
H
H SUSPWROK_5V
+12V
Binchuan:
Binchuan:
+3VSUS?
+3VSUS? THERM_STP#
THERM_STP#atatLogicLogic‘H’.
‘H’.
THERM_STP#(P28)
Guardian
GuardianThermal
ThermalICICcontrol
controlcurrently
currently
System
SystemThermal
Thermal2status.
status.
THERMDA ATF_INT# 21
Thermal IC U4
R317
2.21K/F
R80 14,22,25 DAT_SMB DAT_SMB 1 +5VSUS
CLK_SMB 2 THDAT_SMB 9
+3VSUS 14,22,25 CLK_SMB THCLK_SMB ATF_INT#
1
RT1
49.9/F C104 R267 13 TH11-3H103FT
THERMDA 1K SMBADDRSEL
.1U C114 18 R309
REM_DIODE2_P
THERMDC 2200P
17
REM_DIODE2_N VCP
23 VCP
Q42
t 10Kohm
@25 degree C
10K
32
R92 11 +3VSUS C105
9,35 SUSPWROK VSUS_PWRGD
+RTC_PWR3_3V 1K 2
10 2200P 5V_CAL_SIO# 21
+RTC_PWR3V 16
C115 R265 5 RESSERVED RHU002N06
1
35 +3V_PWROK 1K +3V_PWROK#
.1U +3VSUS 21
27,41 POWER_SW# POWER_SW# Place under CPU
Notes: THERMTRIP1# 6 19
THERMTRIP1# REM_DIODE1_N 20
R86 7 REM_DIODE1_P Q17 1
Vset=(Tp-75)/16 C461 100K THERMTRIP2# +3VALW C110 2
Where Tp=75 to R268 R87 8
THERMTRIP3#
15
THERMTRIP_SIO 24
3
106 degree C .1U 100K 2200P
30.1K/F 22 THERM_STP# 3904
14 VSET R330
Set trip point=90 degree c 3 HW_LOCK# 12
VSS INTRUDER# Put 2200P close to Guardian.
Vset = (90-75)/16= 100K
0.9375 V R269
C852 R266
Guardian temp-tolerance= +/-3 degree C 12.1K/F 1K THERMTRIP_SIO22
2200P
THERM_STP#41
EMC6N300
+3VSUS
INTRUDER#9
R534
8.2K
THERMTRIP1#
VTT
+5VSUS
H 2.5V_PWRGD
+2_5VSUS
H
SMDDR_VTERM
H (1.25V)
SC1486
H
1.25V_PWRGD
Binchuan:
Binchuan:
(C).
(C).When
When+5VSUS
+5VSUSsupply
MAX1715
MAX1715then
thenit’ll
supply
it’llgenerate
+1.5VSUS,+2.5VSUS
+1.5VSUS,+2.5VSUSand
generate
and
1715PWROK(P42)
1715SUSOK.
1715SUSOK.
+5VSUS
VTT(1.05V) H
+VCC1_2_GMCH(1.2V)
H
H
MAX1715
H 1715PWROK
Binchuan:
Binchuan:
SUSPWROK_5V
SUSPWROK_5Vas as+3/5VSUS
+3/5VSUS
isisok.
ok.Then
Then ititwill
willconnect
connectwith
AND-Gate
AND-Gatewith
AND with
withSUS_ON
SUS_ONthen
2.5V_PWRGD
with
then
to
SUSPWROK(P35)
AND with 2.5V_PWRGD to
produce
produceSUSPWROK.
SUSPWROK.
C595 +3VSUS
1
R346
Keep Away from high speed buses
100K .1U +3VSUS
5 U28A 5 U28B
C601
2
1 6 3 4
.1U
C602
7WZ14 7WZ14 14 U30A
.1U 1
3
+3VSUS 2
H
U30C
SUSPWROK_5V
C613
40 2.5V_PWRGD
9
8 SUSPWROK
.047U H 10
41 SUSPWROK_5V
H 5
2
74AHC08
21,40,41 SUS_ON 1
4
H
U31
7SH08
Binchuan:
Binchuan:
RTCRST#
RTCRST#inactive
inactivetotoSUSCLK
running,SLP_S3#,SLP_S5#
running,SLP_S3#,SLP_S5#
SUSCLK
SLP_S3#,SLP_S5#(P09)
inactive.
inactive.
RSMRST#
SUSPWROK H
ICH4
SLP_S3#
Binchuan:
L?H SLP_S5# Binchuan:
RSMRST#
RSMRST#used usedfor
for
resetting the resume
resetting the resume
power
powerplane
planelogic.
logic.
ICH4 Binchuan:
Binchuan:
Inactive
InactiveSLP_S3#
SLP_S3#signal
signal
detected by MACALLEN(SIO).
detected by MACALLEN(SIO).
Logical
LogicalLevel
LevelL?
L?H.
H.
Binchuan:
Binchuan:
(D).
(D).SLP_S3#
SLP_S3#generate
RUN_ON
RUN_ONtototurn
Power
generate
turnon
onRUN
RUN RUN_ON(P21)
Powerplane.
plane.
P.S.:
P.S.:MACALLEN(SIO)
MACALLEN(SIO)
ignore
ignorethe
theSLP_S5#
SLP_S5#signal
signal
SLP_S3# H
MACALLEN(SIO)
H RUN_ON(D)
MAX1715 1.8VRUN(P39)
+5VSUS
H
+1.8VRUN
+1.5VSUS H
RUN_ON
H
H
MAX1715
H 1715_1.5V_PWRGOOD
RUN POWER(P44)
+5VALW 12OUT
+5VSUS
Q2
SI3456DV +5VRUN +5VRUN
6
5 4
H
1
2
R472 R481 1
C31
RUN_ON_5V# 100K 100K
H 4.7U_10V
3
2
2
H
1
RUN_ON_5V# 2 R1
C826 470K_NC
4700PF
1
3
2
21,23,35,39 RUN_ON
2
Q69
Q74
RHU002N06 +3V_SRC
Q56
+3VRUN +3VRUN
1
RHU002N06 6
RUN_ON H
5 4
2
1
HC763
4.7U_10V
3
SI3456DV
Binchuan:
Binchuan: Q67
RUN_ON
+1_5VSUS
SI3456DV +1_5VRUN
+1_5VRUN
RUN_ONturn
turnon
onallallRUN
RUNPOWER.
POWER. 6
5 4
RUN_ON
RUN_ONenable
enableasasbelow:
below:
2
1 HC819
1.1. +3VRUN,
+3VRUN,+5VRUN,
+5VRUN,+1_5VRUN,
3
4.7U_10V
+1_5VRUN,
+2_5VRUN(P44)
+2_5VRUN(P44)
2.2. +1_8VRUN
+1_8VRUN(P39)
(P39)
+2_5VSUS Q73 +2_5VRUN
3 1
NDS351AN
H +2_5VRUN
C822
2
1U_10V
ID = 300mA(Max).
Rds= 1.0 Max @Vgs=10V.
Rds= 0.7 (Typ.)@Vgs=10V.
Binchuan:
Binchuan:
RUNPWROK
RUNPWROKturns
turnson
onCPU
CPU
VCORE
VCOREPOWER.
POWER.
RUNPWROK(P35)
+3V_PWROK 28
+3VRUN +3VSUS
C595 +3VSUS
1
R346
Keep Away from high speed buses
100K .1U +3VSUS
5 U28A 5 U28B
H C601
2
1 6 3 4
.1U
C602
7WZ14 7WZ14 14 U30A
.1U 1
3
1715_1.5V_PWRGOOD
+3VSUS
H +3VSUS 2
74AHC08
RUNPWROK
39 1715_1.5V_PWRGOOD
U30B
5 4
5 2 6
40 1.25V_PWRGD
2 4
H
5
H RUNPWROK 22,38,41,42
H 1
4 1
74AHC08
21,23,39,44 RUN_ON
U32
H U27
7SH08
RUN_ON & 1.25V_PWRGD
7SH08
+3VSUS H SUSPWROK 9,28
SUSPWROK
U30C
C613 9
40 2.5V_PWRGD
8
10
.047U
74AHC08
5
2
41 SUSPWROK_5V
4
1
21,40,41 SUS_ON
U31
7SH08
Binchuan:
Binchuan:
DBR#(Date
DBR#(DateBus
processor
BusReset)
Reset)isisused
usedonly
onlyin
in IMVP_PWRGD(P35)
processorsystems
systemswhere
whereno nodebug
debugport
port
isisimplemented
implementedon onsystem
systemboard.
board.(Can
(Can
be drive as system reset.)
be drive as system reset.)
+3VSUS
Remove one gate
+3VSUS
1
R339 C597
10K_NC
.047U
DBP# 2
R340 5
H
2,9 DBR#
1 2
H 2
4 12
U30D
0 1 11 IMVP_PWRGD
IMVP_PWRGD 5,9,12
+3VSUS 13
U26
74AHC08 IMVP_PWRGD
1
7SH08
R345
10K
1715PWROK
2
9,42 1715PWROK H
H
22 RESET_OUT#
RESET_OUT# Binchuan:
Binchuan:
RESET_OUT#
RESET_OUT#comes
comes
from
fromMACALLEN(SIO).
MACALLEN(SIO).
Binchuan: Binchuan:
Binchuan: Binchuan:
SLP_S3#
SLP_S3#&&SLP_S1_G#
SLP_S1_G#inactive
inactive
VTT_PWRGD#(P12) Then VTT_PWRGD# causes CK-408 pin-28 active to
Then VTT_PWRGD# causes CK-408 pin-28 active to
transmit All system clocks.(STP_PCI#,STP_CPU# can let
generate
generateSLP_S1#
SLP_S1#inactive,
inactive,so
soitit transmit All system clocks.(STP_PCI#,STP_CPU# can let
system stop its Clock .)
causes CK-408 active. system stop its Clock .)
causes CK-408 active.
Binchuan:
R389 0_NC Binchuan:
STP_CLK#
STP_CLK#isn’t isn’tworking,
working,it’s
it’signored
+3VSUS +3VRUN
C652
.047U ignored
by its inner register of BIOS controlling
SLP_S1#_G
5
2
L R352
10K
by its inner register of BIOS controlling
from
fromSMBus.
SMBus.
4 SLP_S1# 12,14
SLP_S3# 1
VTT_PWRGD#
38 VTT_PWRGD#
H
3
U37 R351
7SH08 Q43 2
IMVP_PWRGD 5,9,35
10K
RHU002N06
1
IMVP_PWRGD#
PWR_DWN#
L
VTT_PWRGD#
STP_PCI#
STP_S1_G#
STP_CPU#
ICH4
CK-408
Binchuan:
Binchuan:
RUNPWROK?
RUNPWROK ?VHCORE
VHCORE VHCORE, DELAY_IMVP_PWRGD(P38)
?DELAY_IMVP_PWRGD.
?DELAY_IMVP_PWRGD.
RUNPWROK
VHCROE
H
H
VID ISL6217
PGOOD
VHCORE
Binchuan:
Binchuan:
ISL6217
ISL6217uses
usesTwo-Faces
Two-Faces
ofofVHCORE POWER
VHCORE POWER
VTT_PWRGD# L DELAY_IMVP_PWRGD
Binchuan:
Binchuan:
(H).
(H).DELAY_IMVP_PWRGD
DELAY_IMVP_PWRGD
access
accessinto
intoICH4
ICH4will
willgenerate
PCIRST#(Low?
PCIRST#(Low?High)
generate
High)L?H
L?H PCIRST#(P7,9)
ICH4
L?H
PCIRST#
PCIRST#
Transition
DELAY_IMVP_PWRGD PWROK
H
ICH4
Binchuan:
Binchuan: Binchuan:
Binchuan:
(I).
(I).PCIRST#
GMCH
PCIRST#access
accessinto
GMCHtotogenerate
generate
into CPURST#(P4,5) PCIRST#
PCIRST#inactive
occur
inactivewill
CPURST#
occur CPURST#
will
CPURST#.
CPURST#. inactive.
inactive.
GMCH
L?H
RSTIN# PCIRST#
Transition
L?H GMCH
CPURST#
CPURST#
Binchuan:
Binchuan:
After
AfterCPURST#
CPURST#inactive,
necessary
inactive,and
signals are all
andall
to
necessary signals are all to be
allother
be
other ADS#, Miscellanea(P2)
initiated
initiatedfrom
fromICH-4
ICH-4totoCPU
CPUthat
that
have correct configuration.
have correct configuration.
CENTRINO
L?H
RESET# CPURST#
… HHLL… .LHLHH.. Transition
ADS#
ADS#
CENTRINO
Binchuan:
Binchuan:
The
TheInner
InnerA0#~A2#
A0#~A2#value
value
The address of Entry-Point(P2)
isis000.
000.
FFFFFFF0
FFFFFFF0point
pointtotoBIOS
BIOS 0
Entry-Point.
Entry-Point. 1
1
1
1
1
1
1
1
1 CENTRINO
1
1
1
1
FFFFFFF0 1
1
1
1
1
1
1
1
1
1
Binchuan: 1
Binchuan: 1
1
AGTL+?
AGTL+ ? HUBLINK?PCI/LPC
HUBLINK?PCI/LPCtoto 1
point
pointBIOS
BIOSaddress
addressofofEntry
Entry 1
address.
address.
Binchuan:
Binchuan:
FLASH
FLASHneed needVCC1_PWROK#
totoreset,
Signal
and
VCC1_PWROK#
reset, and FLASHControl
FLASH Control Remainder action of Power
Signalfrom
fromMACALLEN(SIO).
MACALLEN(SIO).
on(P25) Binchuan:
Binchuan:
VCC1_PWROK#
VCC1_PWROK#inactive
inactivewhile
while
+3VALW assert.
+3VALW assert.
8Mbit (1M Byte),NO PLCC TYPE
SIO_FA[0..19] U6 SIO_FD[0..7]
22 SIO_FA[0..19] SIO_FA0 21 25 SIO_FD0 SIO_FD[0..7] 22
SIO_FA1 20 A0 D0 26 SIO_FD1
SIO_FA2 19 A1 D1 27 SIO_FD2
SIO_FA3 18 A2 D2 28 SIO_FD3
A3 D3
SIO_FA4
SIO_FA5
SIO_FA6
SIO_FA7
17
16
15
14
A4
A5
A6
D4
D5
D6
32
33
34
35
SIO_FD4
SIO_FD5
SIO_FD6
SIO_FD7
L?H
SIO_FA8 8 A7
A8
RESET# D7 R101 0
MACALLEN(SIO) Transition
SIO_FA9
SIO_FA10
7
36 A9
A10
RESET#/NC
RY/BY#/NC
10
12
2 1 VCC1_PWROK VCC1_PWROK 22
SIO_FA11 6 29
SIO_FA12 5 A11 NC 38 T30 PAD
SIO_FA13
SIO_FA14
4
3
A12
A13
NC
NC
11 +3VALW VCC1_PWROK#
SIO_FA15 2 A14 31
SIO_FA16 1 A15 VCC 30
SIO_FA17 40 A16 VCC C159 C158
SIO_FA18
SIO_FA19
13
37
A17
A18
A19
FLASH 23
.1U .047U
FCS# 22 GND 39
22 FCS# CE# GND
22 FRD# FRD# 24
FWR# 9 OE#
22 FWR# WE#
ST MICRO M29W008AB1/SST39VF080
Binchuan:
Binchuan:
FLASH
FLASHControl
Control Binchuan:
Binchuan:
signals.
signals. FLASH
FLASHconnect
connectwith
withMACALLEN(SIO)
MACALLEN(SIO)by by
X-BUS.
X-BUS.AndAndSIOSIOhas
hassome
sometranslated
translated
instructions
instructions to do its interpretation/translation.
to do its interpretation/ translation.
Summary Sequence (1)
Test Purpose: To record the timing sequence for the power rails.
Overview of Procedure: Measure the timing of the power rails. The definition of these timing variables is
given in the power sequencing document attached below this table.
Timing Variable Time Comments
T1 280us Delay time form DC_IN+ to +RTCSRC
T2 -200us Delay time form +RTCSRC to +RTC_PWR5V
T3 -184us Delay time form +RTC_PWR5V to +RTC_PWR3_3V
T4 170us Delay time form +RTC_PWR3_3V to +3VALW
T5 -80us Delay time form +3VALW to +5VALW
T6 580us Delay time form +5VALW to POWER_SIO#
T7 -454.2ms Delay time form POWER_SIO# to SUS_ON
T8 -3.744us Delay time form SUS_ON to AUXEN
T9 520us Delay time form AUXEN to +3V_LAN
T10 -80us Delay time form +3V_LAN to 12OUT
T11 30us Delay time form 12OUT to +5VSUS
T12 10us Delay time form +5VSUS to +3V_SRC
T13 46.8ms Delay time form +3V_SRC to SUSPWROK_5V
T14 -46ms Delay time form SUSPWROK_5V to +1.5VSUS
T15 -880us Delay time form +1.5VSUS to 3VSUS_ON
T16 -80us Delay time form 3VSUS_ON to +3VSUS
T17 860us Delay time form +3VSUS to +2.5VSUS
T18 780us Delay time form +2.5VSUS to SMDDR_VREF
T19 420us Delay time form SMDDR_VREF to 2.5V_PWRGD
T20 157ms Delay time form 2.5V_PWRGD to LAN_PWROK
Summary Sequence (2)
T21 -127ms Delay time form LAN_PEROK to SUSPWROK
T22 98ms Delay time form SUSPWROK to RUN_ON
T23 290us Delay time form RUN_ON to +2_5VRUN
T24 30us Delay time form +2.5VRUN to +3VRUN
T25 -57us Delay time form +3VRUN to +1.5VRUN
T26 110us Delay time form +1.5VRUN to +5VRUN
T27 256us Delay time form +5VRUN to SMDDR_VTERM
T28 1.372ms Delay time form SMDDR_VTERM to
1.25V_PWRGD
T29 -1.728ms Delay time form 1.25V_PWRGD to +1.8VRUN
T30 194us Delay time form +1.8VRUN to
1715_1.5V_PWRGOOD
T31 8.86ms Delay time form 1715_1.5V_PWRGOOD to
RUNPWROK
T32 15.12us Delay time form RUNPWROK to +12V
T33 940us Delay time form +12V to +VCC1_2V_MCH
T34 -70us Delay time form +VCC1_2V_MCH to CPU VTT
T35 410us Delay time form CPU VTT to 1715PWROK
T36 9.79ms Delay time form 1715PWROK to
VCORE_PWRGOOD_D
Summary Sequence (3)
T37 9.2ms Delay time form VCORE_PWRGOOD_D to DBR#
and RESET_OUT#
T38 -10us Delay time form DBR# and RESET_OUT# to
IMVP_PWRGD
T39 -29.26ms Delay time form IMVP_PWRGD to VTT_PWRGD#
Section Owner:
Section Tester:
Time To Complete: