Professional Documents
Culture Documents
Electronic Circuits I Lab Manual PDF
Electronic Circuits I Lab Manual PDF
LAB EXPERIMENTS
Circuit Diagram:
Model Graph:
Aim:
To design and construct a common emitter amplifier with fixed bias, measurement of gain
and gain-bandwidth product by plotting its frequency response.
1 NPN Transistor
2 Resistor
3 Capacitor
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
In order to operate the transistor in the desired region, we have to apply an external
dc voltage of correct polarity and magnitude to the two junctions of the transistor. This is
called biasing of the transistor.
When we bias a transistor, we establish a certain current and voltage conditions for
the transistor. These conditions are called operating conditions or dc operating point or
quiescent point. This point must be stable for proper operation of transistor. An important
and common type of biasing is called Fixed Biasing. The circuit is very simple and uses only
few components. But the circuit does not check the collector current which increases with
the rise in temperature.
Circuit Design:
S = +1
S =
We know that, IB = IC / β
IB = /
IB = mA
VCC = IB RB + VBE
RB = (VCC - VBE) / IB
=( )/
RB =
VCC = IC RC + VCE.
RC = VCC - VCE / IC
=( )/
RC =
VCC = IB RB + VBE
Stability factor(s):
S= β + 1
Tabulation:
1 Without Bias
2 With Bias
Vin =
Procedure
Result:
Thus, the fixed bias amplifier was constructed and the frequency response curve is plotted.
Gain =
Gain Bandwidth product =
3. As the magnitude of the collector junction reverse bias increases, the effective base
width …………………..
4. The DC load line of a transistor circuit is a graph between …………………. and ……………….
5. The negative part of the output signal starts clipping, if Q-point of the circuit moves
6. To avoid thermal runaway in the design of analog circuit, the operating point of the BJT
8. For a transistor if RB = 40 KΩ, Vin = 2.7 V and β = 100 then value of IC is ………….……..
10. The expression for stability factor of a BJT circuit is given as ……………………………….……..
Circuit Diagram:
Model Graph:
Aim:
To design and construct a common emitter amplifier with self bias, measurement of gain
and gain-bandwidth product by plotting its frequency response.
1 NPN Transistor
2 Resistors
3 Capacitors
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
This type of biasing is otherwise called Emitter Biasing. The necessary biasing is
provided using 3 resistors: R1, R2 and Re. The resistors R1 and R2 act as a potential divider
and give a fixed voltage to the base. If the collector current increases due to change in
temperature or change in β, the emitter current Ie also increases and the voltage drop
across Re increases, reducing the voltage difference between the base and the emitter. Due
to reduction in Vbe, base current Ib and hence collector current Ic also reduces. This
reduction in Vbe, base current Ib and hence collector current Ic also reduces. This reduction
in the collector current compensates for the original change in Ic.
The stability factor S= (1+β) * ((1/ (1+β)). To have better stability, we must keep
Rb/Re as small as possible. Hence the value of R1 R2 must be small. If the ratio Rb/Re is kept
fixed, S increases with β.
Merits:
• Operating point is almost independent of β variation.
• Operating point stabilized against shift in temperature.
Circuit Design:
To find RC:
VCC = IC RC + VCE + IE RE
= IC RC + VCE + VE ------------ (VE=IE RE)
IC RC = VCC - VCE - VE
RC = (VCC -VCE - VE) / IC
=( )/
RC =
To find VB:
VB = VBE + VE
=
VB =
S = (1+ β) (1+ (RB / RE)
1+ β + (RB / RE)
Solving the above equation we get,
S = 1+ (RB / RE)
RB = (S-1) RE
=( )x( )
RB =
To find R1 and R2:
VB = VCC R2 / R1 + R2 ------ (1)
R1 + R2 = VCC R2 / VB ------ (A)
RB = R1 R2 / R1 + R2 ------ (2)
R1 + R2 = R1 R2 / RB ------ (B)
From the Equations A and B, (LHS = RHS)
VCC R2 / VB = R1 R2 / RB
R1 = RB VCC / VB
=( )x /
R1 =
We know that,
RB = R1 R2 / R1 + R2
Sub. RB = and R1 = in above equation,
= x R2 / + R2
Solving the above equation we get,
R2 =
Department of ECE / VVCET | Page 14
Electronic Circuits I Lab - Record Note
Tabulation:
Without Bypassed
1
emitter Resistor
With Bypassed
2
emitter Resistor
Vin =
Procedure
Result:
Thus the frequency response of CE amplifier in self bias configuration was determined.
Gain =
Gain Bandwidth product =
1. The Voltage divider biasing is used in amplifiers quite often because it makes the
2. In a transistor amplifier, the reverse saturation current ICO …………………………… for every
thermal stability.
6. In CE configuration the phase shift between input and output voltages is …………………….
7. The advantage of self bias over other types of biasing is its better ………………………………
and ………………………………………………………………
Circuit Diagram:
Model Graph:
Aim:
To design and construct a common collector amplifier with self bias, measurement of gain
and gain-bandwidth product by plotting its frequency response.
1 NPN Transistor
2 Resistors
3 Capacitors
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
A common-collector is one of three basic single-stage bipolar junction transistor
amplifier topologies, typically used as a voltage buffer. In this circuit the base terminal of
the transistor serves as the input, the emitter is the output, and the collector is common to
both hence its name.
This is the unique quality of the common-collector amplifier: an output voltage that is
nearly equal to the input voltage. Examined from the perspective of output voltage change
for a given amount of input voltage change, this amplifier has a voltage gain of almost
exactly unity (1), or 0 dB. This holds true for transistors of any β value, and for load
resistors of any resistance value.
Given the voltage polarities across the base-emitter PN junction and the load
resistor, we see that these must add together to equal the input voltage, in accordance with
Kirchhoff’s Voltage Law. In other words, the load voltage will always be about 0.7 volts less
than the input voltage for all conditions where the transistor is conducting. Cutoff occurs at
input voltages below 0.7 volts, and saturation at input voltages in excess of battery (supply)
voltage plus 0.7 volts.
Because of this behavior, the common-collector amplifier circuit is also known as the
voltage follower or emitter-follower amplifier, because the emitter load voltages follow the
input so closely.
Department of ECE / VVCET | Page 23
Electronic Circuits I Lab - Record Note
Circuit Design:
Procedure
Tabulation:
Vin =
Result:
Thus the frequency response of CC amplifier in self bias configuration was determined.
Gain =
Gain Bandwidth product =
temperature dependent.
……………………………………………
or ……………………………………………
CE configuration.
8. A transistor has β = 100 and collector current is 40 mA, then the value of emitter
current is ………………..….
Circuit Diagram:
Model Graph:
Aim:
To construct a Darlington current amplifier circuit, determination of gain and input
resistance and to plot the frequency response characteristics
1 NPN Transistor
2 Resistors
3 Capacitors
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
In some occasions, the current gain and input impedance often an emitter follower
are insufficient to meet the requirement. In order to increase, the overall values of circuit
gain (Ai) and the input impedance, two transistors are connected in series in emitter follower
configuration such a circuit is known as Darlington amplifier. Note that emitter of the first
transistor is connected to the base of the second transistor and the collector terminals of the
two transistors are connected together.
The result is that emitter current of the first transistor is base current of the second
transistor. Therefore, the current gain of the pair is equal to product of individual current
gains i.e.,
β = β1 β2
Circuit Design:
Here the high current gain is achieved with the minimum use of components. The
biasing analysis is similar to that for one transistor except that two VBE drops are to be
considered.
Thus, Voltage across R2, V2 = VCC R2 / (R1 + R2)
Voltage across RE, VE = V2 - 2 VBE
Current through RE, IE2 = V2 - 2 VBE / RE
Since the transistors are directly coupled, IE1 = IB2.
Now, IB2 = IE2 / β2, IE1 = IE2 / β2.
In practice, the two transistors are put inside single transistor housing and three terminals
E, B and C are brought out as shown in figure. This three terminal device is known as
Darlington transistor. The Darlington transistor acts like a single transistor that has high
current gain and high input impedance.
IE1 = IE2 / β2.
Applications:
When emitter follower cannot provide the required high input impedance and current
gain, the Darlington amplifier is used.
Procedure
Tabulation:
Vin =
Result:
Thus, the Darlington current amplifier was constructed and the frequency response curve is
plotted.
Gain =
Input resistance =
Gain Bandwidth product =
………………………………………………
configuration.
5. The Darlington amplifier has a ……………… input resistance, ……………. Output resistance
10. The current gain of Darlington pair is equal to the ……………………… of the current gains
of individual transistor.
Circuit Diagram:
Aim:
To construct a source follower bootstrapped gate resistance amplifier circuit and to measure
the input and output resistances.
1 Transistor
2 Resistors
3 Capacitors
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
A common-source amplifier is one of three basic single-stage field-effect transistor
(FET) amplifier topologies, typically used as a voltage or transconductance amplifier. The
easiest way to tell if a FET is common source, common drain, or common gate is to examine
where the signal enters and leaves. The remaining terminal is what is known as "common".
In this example, the signal enters the gate, and exits the drain. The only terminal remaining
is the source. This is a common-source FET circuit.
The common-source (CS) amplifier may be viewed as a transconductance amplifier
or as a voltage amplifier. (See classification of amplifiers). As a transconductance amplifier,
the input voltage is seen as modulating the current going to the load. As a voltage amplifier,
input voltage modulates the amount of current flowing through the FET, changing the
voltage across the output resistance according to Ohm's law. However, the FET device's
output resistance typically is not high enough for a reasonable transconductance amplifier
(ideally infinite), nor low enough for a decent voltage amplifier (ideally zero). Another major
drawback is the amplifier's limited high-frequency response. Therefore, in practice the
output often is routed through either a voltage follower (common-drain or CD stage), or a
current follower (common-gate or CG stage), to obtain more favorable output and frequency
characteristics. The CS–CG combination is called a cascode amplifier.
Department of ECE / VVCET | Page 41
Electronic Circuits I Lab - Record Note
Tabulation:
Without With
S.No Category
bootstrapping bootstrapping
Amplitude
Input
1
Signal
Frequency
Amplitude
Output
2
Signal
Frequency
3 Input resistance
4 Output resistance
Bootstrapping:
Procedure:
Result:
Thus, the source follower with bootstrapped circuit is constructed and the output waveform
is observed.
2. Although FET having high input impedance bootstrapping is needed in case where
………………………………
device.
6. The circuit which employs positive feedback suffers form ………………….. and
…………………….
7. The Source follower circuit is used for impedance matching as it has ……………….. input
8. In JFET the current condition is due to only ………………….. carriers and so called as
………………… device.
device.
Circuit Diagram:
Common Mode operation:
Aim:
To construct a differential amplifier using BJT and to calculate the CMRR
1 Transistor
2 Resistors
3 Capacitors
4 Signal Generator
5 CRO
6 RPS
7 Breadboard
8 Connecting wires
Theory:
The differential amplifier is a basic stage of an integrated operational amplifier. It is
used to amplify the difference between 2 signals. It has excellent stability, high versatility
and immunity to noise. In a practical differential amplifier, the output depends not only upon
the difference of the 2 signals but also depends upon the common mode signal.
Transistor Q1 and Q2 have matched characteristics. The values of RC1 and RC2 are
equal. Re1 and Re2 are also equal and this differential amplifier is called emitter coupled
differential amplifier. The output is taken between the two output terminals.
For the differential mode operation the input is taken from two different sources and the
common mode operation the applied signals are taken from the same source. Common
Mode Rejection Ratio (CMRR) is an important parameter of the differential amplifier. CMRR
is defined as the ratio of the differential mode gain, Ad to the common mode gain, Ac.
CMRR = Ad / Ac
In ideal cases, the value of CMRR is very high.
Tabulation:
Differential
1
mode
Common
2
mode
Procedure:
Result:
Thus, the differential amplifier was constructed and the CMRR was determined.
CMRR =
2. If two inputs of a differential amplifier is zero then ouput should be ideally zero but some
3. The two types of operations using differential amplifiers are ……………………. mode and
…………………… mode.
6. For better performance a differential amplifier with …………….. CMRR should be chosen.
10. In a perfectly symmetrical differential amplifier, Ac is …………. and the CMRR is ………...
Circuit Diagram:
Model Graph:
Aim:
To construct a Class A power amplifier and observe the waveform and to compute
maximum output power and efficiency.
Apparatus Required:
1 Transistor
2 Resistor
3 Capacitor
4 Diode
5 Signal Generator
6 CRO
7 Regulated power supply
8 Bread Board
9 Connecting wires
Theory:
The power amplifier is said to be class A amplifier if the Q point and the input signal
are selected such that the output signal is obtained for a full input cycle.
Key Point: For this class, position of the Q point is approximately at the midpoint of the load
line. For all values of input signal, the transistor remains in the active region and never
enters into cut-off or saturation region.
Circuit Design:-
RL = 220 Ω Pa = 500mW = 0.5Watts
2
Output power (Po) = VCC / 8 RL
Po × 8 RL = VCC 2
0.5 × (8×220) = VCC 2
VCC 2 = 880
VCC = 30V
Apply KVL to output loop,
VCE = VCC / 2
= 30 / 2 = 15V
VCE = 15V
VCC = IL RL + VCE
VCC - VCE = IL RL
IL = VCC - VCE / RL
= (30 – 15) / 220
= 0.07 Amps
The Collector Power is given by,
PC = VCC IL
= 30 × 0.07
= 2 Watts
The Maximum output power is given by,
PO (max) = Vo 2 / RL
= (15)2 / 220
= 1 Watts
The input power is given by,
Pin = Vi 2 / Zi
Vi = 0.2 Volts
Zi = R1 ll R2 ll hie
h ie = h fe × re
re = VT / IE = 26×10-3 / 1×10-3 = 26 Ω
h ie = × 26 = 2.6 K Ω
Zi = 19.25
Pin = 0.2 2 / 19.25 = 2mWatts
The Efficiency is given by.
η = (PO (max) / PC) × 100
= (1 /2) × 100
η = 50 %
Department of ECE / VVCET | Page 56
Electronic Circuits I Lab - Record Note
When an A.C. input signal is applied, the collector voltage varies sinusoidally hence
the collector current also varies sinusoidally the collector current flows for 360° (full cycle) of
the input signal. In other words, the angle of the collector current flow is 360° i.e. one full
cycle. The current and voltage waveforms for a class A operation are shown with the help of
output characteristics and the load line, in the Figure. As shown in the Figure, for full input
cycle, a full output cycle is obtained. Here signal is faithfully reproduced, at the output,
without any distortion. This is an important feature of a class A operation. The efficiency of
class A operation is very small.
Procedure:
• Test all the components using a multimeter. Set up the circuit and verify dc biasing
conditions. To check the dc biasing conditions, remove input signal and capacitors in the
circuit.
• Connect the capacitors in the circuit and apply a sinusoidal signal from signal generator
to the circuit input. Observe the input and output waveforms on the CRO screen
simultaneously.
• Keeping the input amplitude constant vary the frequency of the input signal from 0 Hz to
1 MHz. Measure the output amplitude corresponding to different frequencies and enter it
in tabular column.
• Plot the frequency response characteristics on a semi-log graph sheet with gain on Y-
axis and log (f) on X-axis. Mark log (fL) and log (fH) corresponding to 1/ √2 times of the
maximum gain.
• Calculate the bandwidth of the amplifier using the expression BW = fH - fL.
Tabulation:
To find the frequency response:
Vin =
Result:
Thus the Class A power amplifier was constructed to observe cross-over distortion
and the circuit was modified to avoid the distortion. The following parameters were
calculated:
Maximum output power =
Efficiency =
1. In Class A amplifier, the current in the output circuit flows for …………………….
2. The maximum collector circuit efficiency of class A amplifier with a transformer coupled
load is …………….
watts. The maximum power rating of the transistor should not be less than …………………
7. The power delivered to the load in a Class-A amplifier can be increased by using
direct coupled resistive load is ………… and for a transformer coupled load is ………………
10. Silicon transistors do not operate at voltages higher than about 1000 volts where
Circuit Diagram:
Tabulation:
1 Without Diode
2 With Diode
Aim:
To construct a Class B complementary symmetry power amplifier and observe the
waveforms with and without cross-over distortion and to compute maximum output power
and efficiency.
Apparatus Required:
1 Transistor
2 Resistor
3 Capacitor
4 Diode
5 Signal Generator
6 CRO
7 Regulated power supply
8 Bread Board
9 Connecting wires
Theory:
A power amplifier is said to be Class B amplifier if the Q-point and the input signal
are selected such that the output signal is obtained only for one half cycle for a full input
cycle. The Q-point is selected on the X-axis. Hence, the transistor remains in the active
region only for the positive half of the input signal.
There are two types of Class B power amplifiers: Push Pull amplifier and
complementary symmetry amplifier. In the complementary symmetry amplifier, one n-p-n
and another p-n-p transistor is used. The matched pair of transistor are used in the
common collector configuration. In the positive half cycle of the input signal, the n-p-n
transistor is driven into active region and starts conducting and in negative half cycle, the p-
n-p transistor is driven into conduction. However there is a period between the crossing of
the half cycles of the input signals, for which none of the transistor is active and output, is
zero
Hence the nature of the output signal gets distorted and no longer remains the same
as the input. This distortion is called cross-over distortion. Due to this distortion, each
transistor conducts for less than half cycle rather than the complete half cycle. To overcome
this distortion, we add 2 diodes to provide a fixed bias and eliminate cross-over distortion.
Department of ECE / VVCET | Page 63
Electronic Circuits I Lab - Record Note
Design:
• Output requirements VO = 50mW
DC biasing conditions
Selection of RL: the output of an audio amplifier is usually connected to a loud speaker
whose impedance is normally 8W. Take RL = 8.2 Ω.
Design of RC
P dc = IC2 × R = 78 mW
Then IC = 78 mA
IC (RC+ RL) = VCC - VCE =12V - 6V
RC+ RL = 76Ω
Then RC = 76 – 8.2 = 67.8Ω. Use 62Ω, 2W
Design of R
Base current of the transistors IB = IC / h FE = 78 mA / 40 = 1.95 mA.
We can see from the circuit VCC – (-VEE) = 2VR + 2VD where VR is the potential across
the resistor R and VD is the diode drop.
Then VR = 11.3 V
Assume the current through RS is 10IB so as to avoid loading of the biasing network by the
base currents.
Then R = VR / 10IB = 579 Ω. Use 560 Ω
Procedure:
Formula:
Input power, Pin = 2VccIm/П
Output power, Pout = VmIm/2
Power Gain or efficiency, η = л/4(Vm/Vcc) 100
Model Graph:
Result:
Thus the Class B complementary symmetry power amplifier was constructed to
observe cross-over distortion and the circuit was modified to avoid the distortion. The
following parameters were calculated:
Maximum output power =
Efficiency =
1. High power efficiency of a push-pull amplifier is due to the fact that there is no
………………………………………………………………………
3. The maximum overall efficiency of a class-B push-pull amplifier cannot exceed ………………
percent.
5. A Class-B push-pull amplifier has the main advantage of being free from
………..………………………….. distortion.
………………………………….
10. In power amplifier the input resistance is ………………….. than the output resistance.
Without Filter:-
With Filter:-
Date :
Aim:
To construct a half wave rectifier and to plot its input and output waveforms.
Apparatus required:
1 Transformer
2 Diode
3 Resistor
4 Capacitor
5 CRO
6 Bread Board
7 Connecting wires
Theory:
Half wave rectifier:
A rectifier is a circuit, which uses one or more diodes to convert AC voltage into DC
voltage. In this rectifier during the positive half cycle of the AC input voltage, the diode is
forward biased and conducts for all voltages greater than the offset voltage of the
semiconductor material used. The voltage produced across the load resistor has same shape
as that of the positive input half cycle of AC input voltage.
During the negative half cycle, the diode is reverse biased and it does not conduct.
So there is no current flow or voltage drop across load resistor. The net result is that only
the positive half cycle of the input voltage appears at the output.
Output Voltage =
Ripple Factor = = = 1.21
Load Regulation =
where ,
VNL = no load output voltage
VFL = the full-load output voltage
= the change in load current
Model graph:
Procedure:
Load Regulation
• Make the connections as per the circuit diagram.
• Keeping the input voltage constant, vary the load resistance and measure the
corresponding load current and load voltage.
• Plot the load regulation characteristics (VL versus IL).
• Mark the no load and full load output voltages on this graph.
• Calculate the percentage load regulation
Tabulation:
1 Without Filter
2 With Filter
Load Regulation:
1
2
3
4
5
6
7
8
9
10
Result:
Thus the half wave rectifier was constructed and its input and output waveforms
are drawn.
Theoretical Practical
DC Voltage
Ripple Factor
1. In a half-wave rectifier, the load current flows for only the ………………………………………..
4. The DC output polarity from a half-wave rectifier can be reversed by reversing the
………………….…
6. The efficiency and ripple factor of a half-wave rectifier is ………………… and ………………..
7. The main job of a voltage regulator is to provide a nearly …….…………… output voltage.
9. In Zener diode regulator, the maximum load current which can be supplied to load
10. The percentage voltage regulation of voltage supply providing 100 V unloaded and 95 V
Circuit diagram:
Without Filter:-
With Filter:-
Load Regulation:-
Aim:
To construct a full wave rectifier and to measure DC voltage under load and to
calculate the ripple factor.
Apparatus Required:
1 Transformer
2 Diode
3 Resistor
4 Capacitor
5 CRO
6 Bread Board
7 Connecting wires
Theory:
The full wave rectifier conducts for both the positive and negative half cycles of the
input ac supply. In order to rectify both the half cycles of the ac input, two diodes are used
in this circuit. The diodes feed a common load RL with the help of a centre tapped
transformer. The ac voltage is applied through a suitable power transformer with proper
turn’s ratio. The rectifier’s dc output is obtained across the load.
The dc load current for the full wave rectifier is twice that of the half wave rectifier.
The lowest ripple factor is twice that of the full wave rectifier. The efficiency of full wave
rectification is twice that of half wave rectification. The ripple factor also for the full wave
rectifier is less compared to the half wave rectifier.
Load regulation:
The load regulation is the change in the regulated output voltage when the load
current is changed from minimum (no load) to maximum (full load).
Load regulation is denoted by LR and it is expressed as
LR = VNL – V FL / ∆IL
Where,
VNL = Load voltage with no load current
V FL = Load voltage with full load current
= the change in load current
Model Graph:
Procedure:
Load Regulation:
Limitations:
• Although the changes in Zener current are much reduced yet the output is not
absolutely constant. It is because both VBE and VZ decrease with the increase in
room temperature.
• The output voltage cannot be changed easily as no such means is provided.
Tabulation:
1 Without Filter
2 With Filter
Load Regulation:
1
2
3
4
5
6
7
8
9
10
Result:
Thus the full wave rectifier was constructed and its input and output waveforms
are drawn.
Theoretical Practical
DC Voltage
Ripple Factor
2. The use of capacitor filter gives satisfactory performance only when the load current is
………………………
7. The expression for Dc output voltage for a full wave rectifier is …………………………………..
8. If the input supply frequency is 50 Hz, the output ripple frequency of a full wave rectifier
is ……………………………
10. The output of a transistor series regulator is approximately equal to Zener voltage but it