You are on page 1of 53

A B C D E

COMPAL CONFIDENTIAL
MODEL NAME : ZBU10 Vinafix.com
1 1

PCB NO : LA-A961P
BOM P/N : 4319RL31L01
GPIO MAP: 3.6C

2
Goliad MLK 14" UMA 2

Broadwell U
2014-10-07
REV : 1.0(A00)
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
@EMC@ : EMI, ESD and RF Nopop Component
3 CXDP@ : XDP Component 3

CONN@ : Connector Component


VPRO@ : VPRO Component
Layout Dell logo
NVPRO@ : NVPRO Component

COPYRIGHT 2014
ALL RIGHT RESERVED
REV: X02
PWB: 407FT

4 4

MB PCB @
Part Number Description
DELL CONFIDENTIAL/PROPRIETARY
DAA00084000 PCB 0VN LA-A961P REV0 UMA MB WITH DOCKING
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Cover Sheet
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 1 of 53
A B C D E
A B C D E

Reverse Type
Goliad MLK 14 UMA Block Diagram DDR3L-DIMM X2
BANK 0, 1, 2, 3
Trough eDP Cable
Vinafix.com Memory BUS (DDR3L)
1333/1600MHz PAGE 18 19 LCD Touch
1 USB2.0[4] PAGE 23
1

eDP CONN USB2.0[5]


Dual Lane eDP1.3 Camera
PAGE 23
DOCKED_LIO_EN
PAGE 23

INTEL USB2.0[3] NX3DV221 SW_USB2.0[3]


DDI2 USB20 Switch USB3.0/2.0
mDP CONN PAGE 31
USB3.0[4] PAGE 31
PAGE 24
DOCK _USB2.0[3]
DOCKED
BROADWELL ULT USB USB2.0[0]_PS
will change to VMM 2330
SW_USB2.0[0] TPS2544
VGA PI3USB3102 USB POWER SHARE USB3.0/2.0+PS
DOCKING Parade Parade USB2.0[0] SW_USB3.0[1] PAGE 31
DP IDT DP PS8338 DP PS8339 DDI1 USB3.0[1] USB3&2PAGE
Switch
31 DOCK _USB2.0[0]
VMM2320 PAGE 26 PAGE 25
CONN DP DOCK_USB3.0[1]
PAGE 22 WIGIG_DP
PAGE 34
USB2.0[1]
2
USB3.0[2] USB3.0/2.0 2

DAI HDMI CONN HDMI


LAN PAGE 24 HD Audio I/F
PAGE 6~17 IO/B
SATA0 INT.Speaker
DOCK_USB2.0[0] PAGE 21
SD4.0 Card reader PCIE1
DOCK_USB2.0[3] O2 Micro OZ777FJ2LN SATA1
DOCK_USB3.0[1] PAGE 29 PAGE 29 HDA Codec Universal Jack IO/B
ALC3235

SPI
TAA option PAGE 21
PAGE 21
PCI Express BUS W25Q64CVSSIQ Dig. MIC Trough eDP Cable

LPC
PCIE3 PCIE6_L0 PCIE6_L1 PCIE4 PCIE5_L0 64M 4K sector

W25Q32BVSSIQ LID switch


SATA3 CONN IO/B
32M 4K sector PAGE 7
PAGE 20
3
Intel Clarkville SMSC SIO USH CONN 3

WWAN/LTE WLAN/BT/ Discrete TPM PAGE 27


I218LM WIGIG ECE5048 AT97SC3205
PAGE 27
PAGE 28 PAGE 35 CPU XDP Port
PAGE 30 PAGE 30
PAGE 9
USB2.0[7] USB2.0[2]
Transformer KB/TP CONN Automatic Power
PAGE 28
WIGIG_DP BC BUS SMSC KBC PAGE 37 Switch (APS)PAGE 9
MEC5085
PAGE 36 FAN CONN Free Fall sensor
RJ45 PAGE 36 PAGE 20
PAGE 28

DC/DC Interface
PAGE 38

Near Field PAGE 33 Power On/Off


USH Communications con SW & LED PAGEIO/B
32,39
4
Smart Card TDA8034HN
4

BCM5882
DELL CONFIDENTIAL/PROPRIETARY
RFID
Fingerprint Compal Electronics, Inc.
FP_USB USB2.0[6] Title
CONN PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Block diagram
PAGE 27 USH board BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
Size Document Number Rev
1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 2 of 53
A B C D E
5 4 3 2 1

POWER STATES
Signal SLP SLP SLP SLP ALWAYS M SUS RUN CLOCKS PCIE USB3.0 SATA DESTINATION
S3# S4# S5# A# PLANE PLANE PLANE PLANE
State
Vinafix.com USB3.0 1 JUSB1-->Rear left
D S0 (Full ON) / M0 HIGH HIGH HIGH HIGH ON ON ON ON ON D
USB3.0 2 JUSB3-->Right
S3 (Suspend to RAM) / M3 LOW HIGH HIGH HIGH ON ON ON OFF OFF
PCIE 1 USB3.0 3 MMI (CARD READER)
S4 (Suspend to DISK) / M3 LOW LOW HIGH HIGH ON ON OFF OFF OFF
PCIE 2 USB3.0 4 JUSB2-->Rear Right
S5 (SOFT OFF) / M3 LOW LOW LOW HIGH ON ON OFF OFF OFF
PCIE 3 LOM
S3 (Suspend to RAM) / M-OFF LOW HIGH HIGH LOW ON OFF ON OFF OFF
PCIE 4 WLAN - JNGFF1
S4 (Suspend to DISK) / M-OFF LOW LOW HIGH LOW ON OFF OFF OFF OFF
PCIE 5 WiGig - JNGFF1
S5 (SOFT OFF) / M-OFF LOW LOW LOW LOW ON OFF OFF OFF OFF
PCIE 6 SATA 3 HCA & SATA Cache - JNGFF2

C SATA 2 SATA Cache - JNGFF2 C


PM TABLE
+5V_ALW +3.3V_SUS +5V_RUN +3.3V_M +3.3V_M SATA 1 JSATA1
+3.3V_ALW +1.35V_MEM +3.3V_RUN +1.05V_M +1.05V_M
+3.3V_ALW_PCH +0.675V_DDR_VTT (M-OFF) SATA 0 JDOCK1
power
plane +3.3V_RTC_LDO +1.05V_RUN
+VCC_CORE

USB PORT# DESTINATION

State 0 JUSB1 or DOCK1

1 JUSB3
S0 ON ON ON ON ON
2 WLAN + BT
B S3 ON ON OFF ON OFF BDW B

ULT 3 JUSB2 or DOCK2


S5 S4/AC ON OFF OFF ON OFF
4 Touch Screen
S5 S4/AC doesn't exist OFF OFF OFF OFF OFF
5 CAMERA

6 USH

7 WWAN

0 BIO
USH
1 NA
A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Port assignment
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 3 of 53
5 4 3 2 1
5 4 3 2 1

RUN_ON PCH_ALW_ON DOCKED MPHYP_PWR_EN

TPS22966 TPS22966 SI3456


Vinafix.com (UZ7) (UV13) (QZ6)
D D

EN_INVPWR FDC654P
ADAPTER +BL_PWR_SRC
(QV1)

+1.05V_MODPHY
+1.05V_RUN_VMM
A_ON
+1.05V_RUN +3.3V_ALW_PCH
SY8208
+1.05V_M
(PU300)

BATTERY +PWR_SRC +3.3V_RUN_VMM

ALWON
TPS51285
+5V_ALW
(PU100)
C C

CHARGER

+3.3V_ALW

SIO_SLP_LAN#

3.3V_HDD_EN
AUX_EN_WOWL

3.3V_WWAN_EN

EN_LCDPWR

RUN_ON

RUN_ON
USB_PWR_SHR_EN# USB_PWR_EN1# USB_PWR_EN2#
SUS_ON
A_ON

ISL95813 RT8207
(PU501) (PU200)
TPS22966 TPS22966 TPS22966 APL3512 TPS22966 TPS2544 G547I2P81U G547I2P81U
(UZ8) (UZ2) (UL3) (UV24) (UZ9) (UI3) (U2) (UI2)
H_VR_EN

B B
SUS_ON

0.675V_DDR_VTT_ON

+VCC_CORE +1.35V_MEM

+3.3V_M +3.3V_WLAN +3.3V_LAN +LCDVDD +3.3V_RUN +5V_RUN +5V_USB_CHG_PWR +USB_RIGHT_PWR +USB_RIGHT_PWR


3.3V_CAM_EN#

I/O Borad
+0.675V_DDR_VTT +3.3V_SUS +3.3V_WWAN +3.3V_HDD

LP2301ALT1G
A +3.3V_CAM A
(QZ1)

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Power rails
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 4 of 53
5 4 3 2 1
5 4 3 2 1

2.2K
SMBUS Address [0x9a]

2.2K
+3.3V_ALW_PCH
AP2 MEM_SMBCLK 202
MEM_SMBDATA
2N7002
AH1 200 DIMMA

Vinafix.com
1K
2N7002
202
D
BDW D
+3.3V_ALW_PCH 200 DIMMB
1K
SML0CLK 28
AN1
SML0DATA 31 LOM
AK1
AH3 AU3 53
51 XDP
2.2K
SML1_SMBDATA

SML1_SMBCLK
+3.3V_ALW_PCH 10K
2.2K

A5 B6 2.2K +3.3V_RUN
10K
3A 3A
2.2K +3.3V_ALW 4
6 G Sensor
B4 DOCK_SMB_CLK
1A
1A A3 DOCK_SMB_DAT

2.2K
C C

+3.3V_ALW
2.2K
B5 LCD_SMBCLK
1B
A4 LCD_SMDATA
1B
2.2K

KBC 2.2K
+3.3V_ALW
100 ohm 7
1C A56 PBAT_SMBCLK
100 ohm 6 BATTERY
1C B59 PBAT_SMBDAT CONN
2.2K

+3.3V_SUS
2.2K
A50 M9
1E USH_SMBCLK
MEC 5085 1E
B53
USH_SMBDAT
L9 USH
B B

2.2K

+3.3V_ALW
2.2K

2B A49 CARD_SMBCLK
2B B52 CARD_SMBDAT

10K
+3.3V_ALW
10K
B50 9
1G CHARGER_SMBCLK
A47 8 Charger
1G CHARGER_SMBDAT

2.2K
+3.3V_ALW
2.2K
2D B7 BAY_SMBDAT
A A
2D A7 BAY_SMBCLK

2.2K
+3.3V_ALW DELL CONFIDENTIAL/PROPRIETARY
2.2K
Compal Electronics, Inc.
2A B48 GPU_SMBDAT PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT SMbus Block diagram
B49 GPU_SMBCLK BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
2A NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 5 of 53
5 4 3 2 1
5 4 3 2 1

UMA SATA port SATA0 SATA1 PCB SATA2/PCIE6 L1 SATA3/PCIE6 L0


M2 3042 M2 3042
E-Dock mSATA G12 UMA 2nd PCIe Lane for PCIe Cache (HCA & SATA-Cache)
contact to WWAN

Service ModeVinafix.com
Switch: NA mSATA G12 Entry NA NA
Add a switch to ME_FWP signal to unlock the ME region and
D allow the entire region of the SPI flash to be updated using FPT. D

M2 3042
SATA2/PCIE6_L1 contact to WWAN
+3.3V_ALW_PCH ME_FWP_EC 1 2 ME_FWP E-Dock mSATA G14 DSC SATA-Cache(no HCA)
M2 3030 WIGIG SATA3/PCIE6 L0 contact to WLAN
@ RC301 0_0402_5%
PT,ST pop RC2 and SW1 : MP pop RC301
M2 3042 M2 3042
E-Dock HDD G14 UMA contact to WWAN

1
2nd PCIe Lane for PCIe Cache (HCA & SATA-Cache)
RC2
1K_0402_5%
NA mSATA G14D_En NA M2 3030 WIGIG contact to WLAN

2
@ SW1
1 5
<36> ME_FWP_EC 1 G2
2
+RTC_CELL ME_FWP 3 2
3
NA HDD G14U_En NA NA
4
G1
1
330K_0402_5%

SS3-CMFTQR9_3P
RC1

ME_FWP PCH has internal 20K PD.


2

FLASH DESCRIPTOR SECURITY OVERRIDE


PCH_INTVRMEN LOW = ENABLE (DEFAULT) -->Pin1 & Pin3 short
HIGH = DISABLE (ME can update) -->Pin2 & Pin3 short

CC1
1 2 PCH_RTCX1_R 1 2 PCH_RTCX1
INTVRMEN - INTEGRATED SUS 1.05V VRM @ RC4 0_0402_5%
ENABLE

10M_0402_5%
C 15P_0402_50V8J C

1
High - Enable Internal VRs
1

RC7
Low - Enable External VRs
YC1 UC1E BDW_ULT_DDR3L
2

2
32.768KHZ_12.5PF_9H03220008
CC2
1 2 PCH_RTCX2 AW5
AY5 RTCX1
1 2 15P_0402_50V8J INTRUDER# AU6 RTCX2 J5
AV7 INTRUDER SATA_RN0/PERN6_L3 H5 SATA_PRX_DKTX_N0_C <34>
RC9 1M_0402_5% PCH_INTVRMEN
+RTC_CELL
1 2 SRTCRST# AV6 INTVRMEN RTC
SATA_RP0/PERP6_L3 B15 SATA_PRX_DKTX_P0_C <34> for DOCK
RC10 1 2 20K_0402_5% PCH_RTCRST# AU7 SRTCRST SATA_TN0/PETN6_L3 A15 SATA_PTX_DKRX_N0_C <34>
RC8 20K_0402_5% RTCRST SATA_TP0/PETP6_L3 SATA_PTX_DKRX_P0_C <34>
J8
<9> PCH_RTCRST# SATA_RN1/PERN6_L2 SATA_PRX_DTX_N1 <20>
H8
1 2 SATA_RP1/PERP6_L2 A17 SATA_PRX_DTX_P1 <20>
1 2 SRTCRST# 1 2 SATA_TN1/PETN6_L2 B17 SATA_PTX_DRX_N1 <20> SATA HDD
CC3 1U_0402_6.3V6K SATA_TP1/PETP6_L2 SATA_PTX_DRX_P1 <20>
PCH_AZ_BITCLK AW8 J6
AV11 HDA_BCLK/I2S0_SCLK SATA_RN2/PERN6_L1 H6 PCIE_PRX_SATATX_N6_L1 <30>
@ PCH_AZ_SYNC
PCH_AZ_RST# AU8 HDA_SYNC/I2S0_SFRM SATA_RP2/PERP6_L1 B14 PCIE_PRX_SATATX_P6_L1 <30>
CMOS1 SHORT PADS~D
1 2 PCH_AZ_CODEC_SDIN0 AY10 HDA_RST/I2S_MCLK AUDIO SATA SATA_TN2/PETN6_L1 C15 PCIE_PTX_SATARX_N6_L1 <30> for PCIe Cache (WWAN)
1U_0402_6.3V6K <21> PCH_AZ_CODEC_SDIN0 AU12 HDA_SDI0/I2S0_RXD SATA_TP2/PETP6_L1 PCIE_PTX_SATARX_P6_L1 <30>
CC4
ME_FWP 1 2 PCH_AZ_SDOUT AU11 HDA_SDI1/I2S1_RXD F5
CMOS place near DIMM RC11 1K_0402_5% AW10 HDA_SDO/I2S0_TXD SATA_RN3/PERN6_L0 E5 PCIE_PRX_SATATX_N6_L0 <30>
AV10 HDA_DOCK_EN/I2S1_TXD SATA_RP3/PERP6_L0 C17 PCIE_PRX_SATATX_P6_L0 <30>
AY8 HDA_DOCK_RST/I2S1_SFRM SATA_TN3/PETN6_L0 D17 PCIE_PTX_SATARX_N6_L0 <30> for SATA-CACHE (WWAN)
I2S1_SCLK SATA_TP3/PETP6_L0 PCIE_PTX_SATARX_P6_L0 <30>
ME_CLR1 TPM setting CMOS_CLR1 CMOS setting
V1
B Shunt Clear ME RTC Registers Shunt Clear CMOS SATA0GP/GPIO34 U1 MPCIE_RST# <12> B
SATA1GP/GPIO35 V6 HDD_DET# <6,20>
SATA2_PCIE6_L1
Open Keep ME RTC Registers Open Keep CMOS SATA2GP/GPIO36 AC1 SATA2_PCIE6_L1 <12,35>
PCH_JTAG_TRST# AU62 SATA3GP/GPIO37 mCARD_PCIE#_SATA <12,36>
+1.05V_M <9> PCH_JTAG_TRST# PCH_TRST
PCH_JTAG_TCK AE62 A12
<9> PCH_JTAG_TCK PCH_TCK SATA_IREF +PCH_ASATA3PLL
RPC21 PCH_JTAG_TDI AD61 L11
<9> PCH_JTAG_TDI PCH_TDI RSVD
PCH_JTAG_TDO AE61 K10
<9> PCH_JTAG_TDO PCH_TDO RSVD
1 8 PCH_JTAG_TMS PCH_JTAG_TMS AD62 JTAG C12 SATA_COMP
<9> PCH_JTAG_TMS PCH_TMS SATA_RCOMP +3.3V_RUN
2 7 PCH_JTAG_TDI AL11 U3 SATA_ACT#
3 6 PCH_JTAG_TDO PM_TEST_RST AC4 RSVD SATALED SATA_ACT# <39> RPC18
4 5 AE63 RSVD 5 4
<9> PCH_JTAG_JTAGX JTAGX <10,20> HDD_FALL_INT
AV2 6 3
RSVD <12,23> TOUCH_PANEL_INTR# 7 2
51_0804_8P4R_5%
<12> PCH_GPIO87 8 1
2 1 <6,20> HDD_DET#
PCH_JTAG_JTAGX
@ RC18 1K_0402_1% 10K_8P4R_5%

2 1 PCH_JTAG_TCK BDW-ULT-DDR3L_BGA1168
@ RC21 51_0402_5% 5 OF 19 SATA Impedance Compensation
+PCH_ASATA3PLL

SATA_COMP 1 2
3.01K_0402_1% RC17
HDA for Codec +1.05V_M
@ RC300
10K_0402_5%
1 2 PM_TEST_RST

CAD note:
Place the resistor within 500 mils of the PCH. Avoid
2

1 2
PCH_AZ_SDOUT
<21> PCH_AZ_CODEC_SDOUT
RC19 33_0402_5% CC100 @ routing next to clock pins.
1 2 PCH_AZ_SYNC 1U_0402_6.3V6K
1

<21> PCH_AZ_CODEC_SYNC
RC20 33_0402_5%
A 1 2 PCH_AZ_RST# A
<21> PCH_AZ_CODEC_RST#
RC22 33_0402_5%
1 EMC@ 2 PCH_AZ_BITCLK
<21> PCH_AZ_CODEC_BITCLK
RC23 33_0402_5%
27P_0402_50V8J

DELL CONFIDENTIAL/PROPRIETARY
1

@EMC@
CC5

Compal Electronics, Inc.


2

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (1/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
Reserve for EMI NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 6 of 53
5 4 3 2 1
5 4 3 2 1

+3.3V_RUN

+3.3V_ALW_PCH
UC1G BDW_ULT_DDR3L

LPC_LAD0 AU14 AN2


<35,36> LPC_LAD0 LAD0 SMBALERT/GPIO11 PCH_SMB_ALERT# <12>

2
LPC_LAD1 AW12 AP2 MEM_SMBCLK RPC14
<35,36> LPC_LAD1 LAD1 SMBCLK
LPC_LAD2 AY12 LPC AH1 MEM_SMBDATA MEM_SMBCLK 1 8
<35,36> LPC_LAD2 LAD2 SMBDATA
LPC_LAD3 AW11 SMBUS AL2 MEM_SMBCLK 6 1 MEM_SMBDATA 2 7
<35,36> LPC_LAD3 LAD3 SML0ALERT/GPIO60 DDR_XDP_WAN_SMBCLK <9,18,19,20>
LPC_LFRAME# AV12 AN1 SML0_SMBCLK SML1_SMBCLK 3 6
<35,36> LPC_LFRAME# LFRAME SML0CLK AK1 SML0_SMBDATA QC1A SML1_SMBDATA 4 5
SML0DATA

5
AU4 DMN66D0LDW-7_SOT363-6

<27> PCH_SPI_CLK
PCH_SPI_CLK AA3
SPI_CLK
Vinafix.com SML1ALERT/PCHHOT/GPIO73
SML1CLK/GPIO75
SML1DATA/GPIO74
AU3
AH3
SML1_SMBCLK
SML1_SMBDATA
PCH_GPIO73 <9>
SML1_SMBCLK <36>
SML1_SMBDATA <36>
MEM_SMBDATA 3 4
DDR_XDP_WAN_SMBDAT <9,18,19,20>
SML0_SMBCLK
2.2K_0804_8P4R_5%

2 1
PCH_SPI_CS0# Y7 AF2 PCH_CL_CLK1 QC1B 499_0402_1% RC33
PCH_SPI_CS1# Y4 SPI_CS0 CL_CLK AD2 PCH_CL_DATA1 PCH_CL_CLK1 <30> DMN66D0LDW-7_SOT363-6 SML0_SMBDATA 2 1
D D
SPI_CS1 CL_DATA PCH_CL_DATA1 <30>
PCH_SPI_CS2# AC2 SPI C-LINK AF4 PCH_CL_RST1# 499_0402_1% RC34
<27> PCH_SPI_CS2# PCH_SPI_DO AA2 SPI_CS2 CL_RST PCH_CL_RST1# <30>
<27> PCH_SPI_DO PCH_SPI_DIN AA4 SPI_MOSI
<27> PCH_SPI_DIN SPI_MISO
PCH_SPI_DO2 Y6 SML0_SMBCLK 2 1
PCH_SPI_DO3 AF1 SPI_IO2 @ RC30 0_0402_5% LAN_SMBCLK <28>
SPI_IO3 SML0_SMBDATA 2 1
LAN_SMBDATA <28>
@ RC32 0_0402_5%
+3.3V_SPI

CC6
BDW-ULT-DDR3L_BGA1168 1 2
7 OF 19
64Mb Flash ROM 0.1U_0402_25V6
UC2
SOFTWARE TAA SPI_PCH_CS0# @ RC35 1 2 0_0402_5% SPI_PCH_CS0#_R 1 8
SPI_DIN64 2 /CS VCC 7 SPI_PCH_DO3_64
RPC11 SPI_PCH_DO2_64 3 DO(IO1) /HOLD(IO3) 6 SPI_CLK64
SPI_PCH_DIN 1 8 SPI_DIN64 4 /WP(IO2) CLK 5 SPI_DO64
SPI_CLK32 SPI_CLK64 +3.3V_SPI SPI_PCH_DO 2 7 SPI_DO64 GND DI(IO0)
SPI_PCH_CLK 3 6 SPI_CLK64 W25Q64FVSSIQ_SO8
1 2 SPI_PCH_DO2 SPI_PCH_DO3 4 5 SPI_PCH_DO3_64
2

2
33_0402_5%

33_0402_5%

RC29 1K_0402_5% +3.3V_SPI


RC61
@EMC@

RC62
@EMC@

1 2 SPI_PCH_DO3 33_0804_8P4R_5%
RC31 1K_0402_5% CC7
SPI_PCH_DO2 1 2 SPI_PCH_DO2_64 1 2
RC38 33_0402_5%
32Mb Flash ROM
1

0.1U_0402_25V6
33P_0402_50V8J

33P_0402_50V8J

UC3 VPRO@
SPI_PCH_CS1# 1 2 SPI_PCH_CS1#_R 1 8
/CS VCC
2

2
CC9
@EMC@

CC10
@EMC@

@RC50 0_0402_5% SPI_DIN32 2 7 SPI_PCH_DO3_32


RPC12 SPI_PCH_DO2_32 3 DO/IO1 /HOLD/IO3 6 SPI_CLK32
SPI_PCH_DO3 1 8 SPI_PCH_DO3_32 4 /WP/IO2 CLK 5 SPI_DO32
1

SPI_PCH_CLK 2 7 SPI_CLK32 GND DI/IO0


SPI_PCH_DO 3 6 SPI_DO32 W25Q32FVSSIQ_SO8
C C
SPI_PCH_DIN 4 5 SPI_DIN32 VPRO@
33_0804_8P4R_5%
VPRO@ CC8
SPI_PCH_DO2 1 2 SPI_PCH_DO2_32 2 1
RC55 33_0402_5%
VPRO@ 15P_0402_50V8J

2
1M_0402_5%
PCIECLK for UMA

3
4
BDW_ULT_DDR3L

RC63
UC1F
YC2
24MHZ_12PF_X3G024000DC1H

1
2
C43 A25 XTAL24_IN CC11
<29> CLK_PCIE_MMI# C42 CLKOUT_PCIE_N0 XTAL24_IN B25 XTAL24_OUT 1 2 XTAL24_OUT_R 2 1
MMI ---> <29> CLK_PCIE_MMI MMICLK_REQ# U2 CLKOUT_PCIE_P0 XTAL24_OUT @ RC65 0_0402_5%
<29> MMICLK_REQ# PCIECLKRQ0/GPIO18 K21 15P_0402_50V8J
B41 RSVD M21
A41 CLKOUT_PCIE_N1 RSVD C26 CLK_BIASREF
RC66 1 2 10K_0402_5% PCH_GPIO19 Y5 CLKOUT_PCIE_P1 DIFFCLK_BIASREF
+3.3V_RUN PCIECLKRQ1/GPIO19 C35 MCP_TESTLOW1 +PCH_VCCACLKPLL
C41 CLOCK TESTLOW_C35 C34 MCP_TESTLOW2
+3.3V_RUN <28> CLK_PCIE_LAN# B42 CLKOUT_PCIE_N2 TESTLOW_C34 AK8 MCP_TESTLOW3 CLK_BIASREF 1 2
10/100/1G LAN ---> <28> CLK_PCIE_LAN LANCLK_REQ# AD1 CLKOUT_PCIE_P2 SIGNALS TESTLOW_AK8 AL8 MCP_TESTLOW4 3.01K_0402_1% RC69
<12,28> LANCLK_REQ# PCIECLKRQ2/GPIO20 TESTLOW_AL8
B38 AN15 PCI_CLK_LPC_0
<30> CLK_PCIE_WLAN# CLKOUT_PCIE_N3 CLKOUT_LPC_0
C37 AP15 PCI_CLK_LPC_1 MCP_TESTLOW1 RC240 1 2 10K_0402_5%
RPC6
WLAN (NGFF1)---> <30> CLK_PCIE_WLAN
WLANCLK_REQ# N1 CLKOUT_PCIE_P3 CLKOUT_LPC_1 MCP_TESTLOW2 RC241 1 2 10K_0402_5%
<7,30> WLANCLK_REQ# PCIECLKRQ3/GPIO21
4 5 MMICLK_REQ# B35 MCP_TESTLOW3 RC242 1 2 10K_0402_5%
3 6 A39 CLKOUT_ITPXDP A35 MCP_TESTLOW4 RC243 1 2 10K_0402_5%
DGPU_PWROK <10> <30> CLK_PCIE_WIGIG# CLKOUT_PCIE_N4 CLKOUT_ITPXDP_P
2 7 B39
1 8
PCH_GPIO76 <12> WGIG (NGFF1)---> <30> CLK_PCIE_WIGIG
WIGIGCLK_REQ# U5 CLKOUT_PCIE_P4
WLANCLK_REQ# <7,30> <12,30> WIGIGCLK_REQ# PCIECLKRQ4/GPIO22
10K_8P4R_5% B37
<30> CLK_PCIE_SATA# CLKOUT_PCIE_N5
B
HCA/PCIe cache (NGFF2)---> A37 B
<30> CLK_PCIE_SATA CLKOUT_PCIE_P5
T2
<30> SATACLK_REQ# PCIECLKRQ5/GPIO23
+3.3V_RUN RC68 1 2 10K_0402_5%

BDW-ULT-DDR3L_BGA1168
6 OF 19
support SPI TPM support LPC TPM
from CPU to SPI ROM
PCI_CLK_LPC_0 EMC@ RC72 1 2 22_0402_5%
PCB PCIE1 PCIE2 PCIE3 PCIE4 PCIE5 PCIE6 CLK_PCI_SIO <35> JSPI1 LPC_0 LPC_1 LPC_0 LPC_1
EMC@ RC74 1 2 22_0402_5% PCH_SPI_CS1# 2 1 SPI_PCH_CS1# 1
CLK_PCI_MEC <36> RC224 0_0402_5% 2 1
M2 3042 PCH_SPI_DO 2 1 SPI_PCH_DO 3 2 2
SIO DOCK CLKBUFF DOCK
G12 UMA SD card NA LOM WLAN WIGIG (HCA & SATA-Cache)
PCI_CLK_LPC_1 EMC@ RC67 1 2 22_0402_5%
CLK_PCI_LPDEBUG <36>
RC225
2
0_0402_5%
1
4 3
5 4 4
PCH_SPI_DIN SPI_PCH_DIN MEC DEBUG DEBUG
EMC@ RC70 1 2 22_0402_5% RC226 0_0402_5% 6 5 SIO
CLK_PCI_DOCK <34> PCH_SPI_CLK 2 1 SPI_PCH_CLK 7 6 6
G12 Entry SD card NA LOM WLAN WIGIG NA RC227 0_0402_5% 8 7 MEC
PCH_SPI_CS0# 2 1 SPI_PCH_CS0# 9 8 8
CLK_PCI_SIO 2 1 RC228 0_0402_5% 10 9 TPM
12P_0402_50V8J @EMC@ PCH_SPI_DO2 2 1 SPI_PCH_DO2 11 10 10
G14 DSC SD card NA LOM WLAN GPU WIGIG CC12 RC229 0_0402_5% 12 11
PCH_SPI_DO3 2 1 SPI_PCH_DO3 13 12 12
CLK_PCI_MEC 2 1 RC230 0_0402_5% 14 13
M2 3042 12P_0402_50V8J @EMC@ 15 14 14
G14 UMA SD card NA LOM WLAN WIGIG (HCA & SATA-Cache)
CC13
+3.3V_SPI
+3.3V_M 16 15
17 16 16
CLK_PCI_LPDEBUG 2 1 2 1 18 17
12P_0402_50V8J @EMC@ RC231 0_0402_5% 19 18 18
G14D_En SD card NA LOM WLAN GPU WIGIG CC14 20 19
20 20
CLK_PCI_DOCK 2 1 21
12P_0402_50V8J @EMC@ G1 22
G14U_En SD card NA LOM WLAN WIGIG NA CC15 G2 23
G3 24
G4
A A
E-T_6700K-Y20N-00L
CONN@

Reserve for EMI


DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (2/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 7 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D UC1C BDW_ULT_DDR3L UC1D BDW_ULT_DDR3L D
<19> DDR_B_D[0..63]

<18> DDR_A_D[0..63]
DDR_A_D0 AH63 AU37 M_CLK_DDR#0
SA_DQ0 SA_CLK#0 M_CLK_DDR#0 <18>
DDR_A_D1 AH62 AV37 M_CLK_DDR0 DDR_B_D0 AY31 AM38 M_CLK_DDR#2
SA_DQ1 SA_CLK0 M_CLK_DDR0 <18> SB_DQ0 SB_CK#0 M_CLK_DDR#2 <19>
DDR_A_D2 AK63 AW36 M_CLK_DDR#1 DDR_B_D1 AW31 AN38 M_CLK_DDR2
SA_DQ2 SA_CLK#1 M_CLK_DDR#1 <18> SB_DQ1 SB_CK0 M_CLK_DDR2 <19>
DDR_A_D3 AK62 AY36 M_CLK_DDR1 DDR_B_D2 AY29 AK38 M_CLK_DDR#3
SA_DQ3 SA_CLK1 M_CLK_DDR1 <18> SB_DQ2 SB_CK#1 M_CLK_DDR#3 <19>
DDR_A_D4 AH61 DDR_B_D3 AW29 AL38 M_CLK_DDR3
SA_DQ4 SB_DQ3 SB_CK1 M_CLK_DDR3 <19>
DDR_A_D5 AH60 AU43 DDR_CKE0_DIMMA DDR_B_D4 AV31
SA_DQ5 SA_CKE0 DDR_CKE0_DIMMA <18> SB_DQ4
DDR_A_D6 AK61 AW43 DDR_CKE1_DIMMA DDR_B_D5 AU31 AY49 DDR_CKE2_DIMMB
SA_DQ6 SA_CKE1 DDR_CKE1_DIMMA <18> SB_DQ5 SB_CKE0 DDR_CKE2_DIMMB <19>
DDR_A_D7 AK60 AY42 DDR_B_D6 AV29 AU50 DDR_CKE3_DIMMB
SA_DQ7 SA_CKE2 SB_DQ6 SB_CKE1 DDR_CKE3_DIMMB <19>
DDR_A_D8 AM63 AY43 DDR_B_D7 AU29 AW49
DDR_A_D9 AM62 SA_DQ8 SA_CKE3 DDR_B_D8 AY27 SB_DQ7 SB_CKE2 AV50
DDR_A_D10 AP63 SA_DQ9 AP33 DDR_CS0_DIMMA# DDR_B_D9 AW27 SB_DQ8 SB_CKE3
SA_DQ10 SA_CS#0 DDR_CS0_DIMMA# <18> SB_DQ9
DDR_A_D11 AP62 AR32 DDR_CS1_DIMMA# DDR_B_D10 AY25 AM32 DDR_CS2_DIMMB#
SA_DQ11 SA_CS#1 DDR_CS1_DIMMA# <18> SB_DQ10 SB_CS#0 DDR_CS2_DIMMB# <19>
DDR_A_D12 AM61 DDR_B_D11 AW25 AK32 DDR_CS3_DIMMB#
SA_DQ12 SB_DQ11 SB_CS#1 DDR_CS3_DIMMB# <19>
DDR_A_D13 AM60 AP32 DDR_B_D12 AV27
DDR_A_D14 AP61 SA_DQ13 SA_ODT0 DDR_B_D13 AU27 SB_DQ12 AL32
DDR_A_D15 AP60 SA_DQ14 AY34 DDR_A_RAS# DDR_B_D14 AV25 SB_DQ13 SB_ODT0
SA_DQ15 SA_RAS DDR_A_RAS# <18> SB_DQ14
DDR_A_D16 AP58 AW34 DDR_A_WE# DDR_B_D15 AU25 AM35 DDR_B_RAS#
SA_DQ16 SA_WE DDR_A_WE# <18> SB_DQ15 SB_RAS DDR_B_RAS# <19>
DDR_A_D17 AR58 AU34 DDR_A_CAS# DDR_B_D16 AM29 AK35 DDR_B_WE#
SA_DQ17 SA_CAS DDR_A_CAS# <18> SB_DQ16 SB_WE DDR_B_WE# <19>
DDR_A_D18 AM57 DDR_B_D17 AK29 AM33 DDR_B_CAS#
SA_DQ18 SB_DQ17 SB_CAS DDR_B_CAS# <19>
DDR_A_D19 AK57 AU35 DDR_A_BS0 DDR_B_D18 AL28
SA_DQ19 SA_BA0 DDR_A_BS0 <18> SB_DQ18
DDR_A_D20 AL58 AV35 DDR_A_BS1 DDR_B_D19 AK28 AL35 DDR_B_BS0
SA_DQ20 SA_BA1 DDR_A_BS1 <18> SB_DQ19 SB_BA0 DDR_B_BS0 <19>
DDR_A_D21 AK58 AY41 DDR_A_BS2 DDR_B_D20 AR29 AM36 DDR_B_BS1
SA_DQ21 SA_BA2 DDR_A_BS2 <18> SB_DQ20 SB_BA1 DDR_B_BS1 <19>
DDR_A_D22 AR57 DDR_B_D21 AN29 AU49 DDR_B_BS2
SA_DQ22 DDR_A_MA[0..15] <18> SB_DQ21 SB_BA2 DDR_B_BS2 <19>
DDR_A_D23 AN57 AU36 DDR_A_MA0 DDR_B_D22 AR28
SA_DQ23 SA_MA0 SB_DQ22 DDR_B_MA[0..15] <19>
DDR_A_D24 AP55 AY37 DDR_A_MA1 DDR_B_D23 AP28 AP40 DDR_B_MA0
DDR_A_D25 AR55 SA_DQ24 SA_MA1 AR38 DDR_A_MA2 DDR_B_D24 AN26 SB_DQ23 SB_MA0 AR40 DDR_B_MA1
DDR_A_D26 AM54 SA_DQ25 SA_MA2 AP36 DDR_A_MA3 DDR_B_D25 AR26 SB_DQ24 SB_MA1 AP42 DDR_B_MA2
DDR_A_D27 AK54 SA_DQ26 SA_MA3 AU39 DDR_A_MA4 DDR_B_D26 AR25 SB_DQ25 SB_MA2 AR42 DDR_B_MA3
DDR_A_D28 AL55 SA_DQ27 SA_MA4 AR36 DDR_A_MA5 DDR_B_D27 AP25 SB_DQ26 SB_MA3 AR45 DDR_B_MA4
C DDR_A_D29 AK55 SA_DQ28 SA_MA5 AV40 DDR_A_MA6 DDR_B_D28 AK26 SB_DQ27 SB_MA4 AP45 DDR_B_MA5 C
DDR_A_D30 AR54 SA_DQ29 SA_MA6 AW39 DDR_A_MA7 DDR_B_D29 AM26 SB_DQ28 SB_MA5 AW46 DDR_B_MA6
DDR_A_D31 AN54 SA_DQ30 DDR CHANNEL A SA_MA7 AY39 DDR_A_MA8 DDR_B_D30 AK25 SB_DQ29 SB_MA6 AY46 DDR_B_MA7
DDR_A_D32 AY58 SA_DQ31 SA_MA8 AU40 DDR_A_MA9 DDR_B_D31 AL25 SB_DQ30 SB_MA7 AY47 DDR_B_MA8
DDR_A_D33 AW58 SA_DQ32 SA_MA9 AP35 DDR_A_MA10 DDR_B_D32 AY23 SB_DQ31 DDR CHANNEL B SB_MA8 AU46 DDR_B_MA9
DDR_A_D34 AY56 SA_DQ33 SA_MA10 AW41 DDR_A_MA11 DDR_B_D33 AW23 SB_DQ32 SB_MA9 AK36 DDR_B_MA10
DDR_A_D35 AW56 SA_DQ34 SA_MA11 AU41 DDR_A_MA12 DDR_B_D34 AY21 SB_DQ33 SB_MA10 AV47 DDR_B_MA11
DDR_A_D36 AV58 SA_DQ35 SA_MA12 AR35 DDR_A_MA13 DDR_B_D35 AW21 SB_DQ34 SB_MA11 AU47 DDR_B_MA12
DDR_A_D37 AU58 SA_DQ36 SA_MA13 AV42 DDR_A_MA14 DDR_B_D36 AV23 SB_DQ35 SB_MA12 AK33 DDR_B_MA13
DDR_A_D38 AV56 SA_DQ37 SA_MA14 AU42 DDR_A_MA15 DDR_B_D37 AU23 SB_DQ36 SB_MA13 AR46 DDR_B_MA14
DDR_A_D39 AU56 SA_DQ38 SA_MA15 DDR_B_D38 AV21 SB_DQ37 SB_MA14 AP46 DDR_B_MA15
SA_DQ39 DDR_A_DQS#[0..7] <18> SB_DQ38 SB_MA15
DDR_A_D40 AY54 AJ61 DDR_A_DQS#0 DDR_B_D39 AU21
SA_DQ40 SA_DQSN0 SB_DQ39 DDR_B_DQS#[0..7] <19>
DDR_A_D41 AW54 AN62 DDR_A_DQS#1 DDR_B_D40 AY19 AW30 DDR_B_DQS#0
DDR_A_D42 AY52 SA_DQ41 SA_DQSN1 AM58 DDR_A_DQS#2 DDR_B_D41 AW19 SB_DQ40 SB_DQSN0 AV26 DDR_B_DQS#1
DDR_A_D43 AW52 SA_DQ42 SA_DQSN2 AM55 DDR_A_DQS#3 DDR_B_D42 AY17 SB_DQ41 SB_DQSN1 AN28 DDR_B_DQS#2
DDR_A_D44 AV54 SA_DQ43 SA_DQSN3 AV57 DDR_A_DQS#4 DDR_B_D43 AW17 SB_DQ42 SB_DQSN2 AN25 DDR_B_DQS#3
DDR_A_D45 AU54 SA_DQ44 SA_DQSN4 AV53 DDR_A_DQS#5 DDR_B_D44 AV19 SB_DQ43 SB_DQSN3 AW22 DDR_B_DQS#4
DDR_A_D46 AV52 SA_DQ45 SA_DQSN5 AL43 DDR_A_DQS#6 DDR_B_D45 AU19 SB_DQ44 SB_DQSN4 AV18 DDR_B_DQS#5
DDR_A_D47 AU52 SA_DQ46 SA_DQSN6 AL48 DDR_A_DQS#7 DDR_B_D46 AV17 SB_DQ45 SB_DQSN5 AN21 DDR_B_DQS#6
DDR_A_D48 AK40 SA_DQ47 SA_DQSN7 DDR_B_D47 AU17 SB_DQ46 SB_DQSN6 AN18 DDR_B_DQS#7
SA_DQ48 DDR_A_DQS[0..7] <18> SB_DQ47 SB_DQSN7
DDR_A_D49 AK42 AJ62 DDR_A_DQS0 DDR_B_D48 AR21
SA_DQ49 SA_DQSP0 SB_DQ48 DDR_B_DQS[0..7] <19>
DDR_A_D50 AM43 AN61 DDR_A_DQS1 DDR_B_D49 AR22 AV30 DDR_B_DQS0
DDR_A_D51 AM45 SA_DQ50 SA_DQSP1 AN58 DDR_A_DQS2 DDR_B_D50 AL21 SB_DQ49 SB_DQSP0 AW26 DDR_B_DQS1
DDR_A_D52 AK45 SA_DQ51 SA_DQSP2 AN55 DDR_A_DQS3 DDR_B_D51 AM22 SB_DQ50 SB_DQSP1 AM28 DDR_B_DQS2
DDR_A_D53 AK43 SA_DQ52 SA_DQSP3 AW57 DDR_A_DQS4 DDR_B_D52 AN22 SB_DQ51 SB_DQSP2 AM25 DDR_B_DQS3
DDR_A_D54 AM40 SA_DQ53 SA_DQSP4 AW53 DDR_A_DQS5 DDR_B_D53 AP21 SB_DQ52 SB_DQSP3 AV22 DDR_B_DQS4
DDR_A_D55 AM42 SA_DQ54 SA_DQSP5 AL42 DDR_A_DQS6 DDR_B_D54 AK21 SB_DQ53 SB_DQSP4 AW18 DDR_B_DQS5
DDR_A_D56 AM46 SA_DQ55 SA_DQSP6 AL49 DDR_A_DQS7 DDR_B_D55 AK22 SB_DQ54 SB_DQSP5 AM21 DDR_B_DQS6
DDR_A_D57 AK46 SA_DQ56 SA_DQSP7 DDR_B_D56 AN20 SB_DQ55 SB_DQSP6 AM18 DDR_B_DQS7
DDR_A_D58 AM49 SA_DQ57 AP49 DDR_B_D57 AR20 SB_DQ56 SB_DQSP7
SA_DQ58 SM_VREF_CA +SM_VREF_CA SB_DQ57
DDR_A_D59 AK49 AR51 +SM_VREF_DQ0 DDR_B_D58 AK18
DDR_A_D60 AM48 SA_DQ59 SM_VREF_DQ0 AP51 DDR_B_D59 AL18 SB_DQ58
B SA_DQ60 SM_VREF_DQ1 +SM_VREF_DQ1 SB_DQ59 B
DDR_A_D61 AK48 DDR_B_D60 AK20
DDR_A_D62 AM51 SA_DQ61 DDR_B_D61 AM20 SB_DQ60
DDR_A_D63 AK51 SA_DQ62 DDR_B_D62 AR18 SB_DQ61
SA_DQ63 DDR_B_D63 AP18 SB_DQ62
SB_DQ63

BDW-ULT-DDR3L_BGA1168 BDW-ULT-DDR3L_BGA1168
3 OF 19 4 OF 19

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
CPU (3/12)
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 8 of 53
5 4 3 2 1
5 4 3 2 1

@ RC77 1 2 0_0402_5%

+3.3V_RUN
+3.3V_RUN

5
+3.3V_ALW_PCH
XDP_DBRESET# 1 PCH_PLTRST# 1 +RTC_CELL

P
1 2 ME_SUS_PWR_ACK B 4 SYS_RESET# B 4PCH_PLTRST#_EC
O O PCH_PLTRST#_EC <27,30,35,36>

1
RC79 10K_0402_5% 2 1 ME_RESET# 2 2
A A

G
+3.3V_ALW2

330K_0402_5%
1 2 SUSACK# @ RC80 8.2K_0402_5% @ UC4 UC5 @ RC304

2
RC81 10K_0402_5% 74AHC1G09GW_TSSOP5 TC7SH08FU_SSOP5~D 100K_0402_5%

Vinafix.com

RC78
1 2 SUS_STAT#/LPCPD#
@ RC82 10K_0402_5%

5
SIO_SLP_A# 1

1
B 4 PM_APWROK_R
D +3.3V_ALW_PCH PM_APWROK 1 2 PM_APWROK_L 2 O DSWODVREN D
<36> PM_APWROK

G
RPC1 @ RC26 0_0402_5% A UC6
4 5 KB_DET# TC7SH08FU_SSOP5~D

3
KB_DET# <12,37>
3 6
SIO_EXT_WAKE# <12,36>
2 7 1 2
PCH_GPIO73 <7> <43> 1.05V_M_PWRGD
1 8 USB_OC3# @ RC219 1 2 0_0402_5% @ RC27 0_0402_5%
USB_OC3# <11> <22> PLTRST_VMM2320#
@ RC87 1 2 0_0402_5%
DSWODVREN - ON DIE DSW VR ENABLE
<27> PLTRST_USH#
10K_8P4R_5% @ RC88 1 2 0_0402_5% PCH_PLTRST#
<29> PLTRST_MMI#
@ RC89 1 2 0_0402_5%
HIGH = ENABLED (DEFAULT)
<28> PLTRST_LAN#

LOW = DISABLED
1 2 PCH_RSMRST#_Q
RC91 47K_0402_5%

UC1H BDW_ULT_DDR3L

SYSTEM POWER MANAGEMENT

SUSACK# AK2 AW7 DSWODVREN JAPS1


<36> SUSACK# SUSACK DSWVRMEN
SYS_RESET# AC3 AV5 PCH_DPWROK +3.3V_ALW_PCH 1
+3.3V_RUN SYS_RESET DPWROK PCH_DPWROK <36> 1
SYS_PWROK AG2 AJ5 PCH_PCIE_WAKE# SIO_SLP_S3# 2
<36> SYS_PWROK SYS_PWROK WAKE PCH_PCIE_WAKE# <12,35,36> 2
AY7 +PCH_VCCDSW3_3
3
<15,36> RESET_OUT# PCH_PWROK 3
PM_APWROK_R AB5 SIO_SLP_S5# 4
1 2 ME_RESET# PCH_PLTRST# AG7 APWROK V5 CLKRUN# SIO_SLP_S4# 5 4
PLTRST CLKRUN/GPIO32 CLKRUN# <12,35,36> 5
@ RC95 8.2K_0402_5% AG4 SUS_STAT#/LPCPD# SIO_SLP_A# 6
SUS_STAT/GPIO61 AE6 SUSCLK_R 1 2 7 6
SUSCLK/GPIO62 SUSCLK <30> +PCH_VCCDSW3_3 7
AP5 SIO_SLP_S5# @ RC136 0_0402_5% 8
PCH_RSMRST#_Q AW6 SLP_S5/GPIO63 SIO_SLP_S5# <36> PCH_RTCRST# 9 8
<37> PCH_RSMRST#_Q RSMRST T8 PAD~D @ <6> PCH_RTCRST# 9
ME_SUS_PWR_ACK AV4 10
<36> ME_SUS_PWR_ACK SUSWARN/SUSPWRDNACK/GPIO30 T9 PAD~D @ 10
SIO_PWRBTN# AL7 AJ6 SIO_SLP_S4# 11
<36> SIO_PWRBTN# PWRBTN SLP_S4 SIO_SLP_S4# <36> <32,36,39> POWER_SW#_MB 11
AC_PRESENT AJ8 AT4 SIO_SLP_S3# 12
<12,36> AC_PRESENT ACPRESENT/GPIO31 SLP_S3 SIO_SLP_S3# <36> 12
PCH_BATLOW# AN4 AL5 SIO_SLP_A# SYS_RESET# 13
<12> PCH_BATLOW# SIO_SLP_S0# AF3 BATLOW/GPIO72 SLP_A AP4 SIO_SLP_SUS# SIO_SLP_A# <36> 14 13
SIO_SLP_WLAN# AM5 SLP_S0 SLP_SUS AJ7 SIO_SLP_LAN# SIO_SLP_SUS# <36> SIO_SLP_S0# 15 14
<35> SIO_SLP_WLAN# SLP_WLAN/GPIO29 SLP_LAN SIO_SLP_LAN# <28,36> 16 15
17 16
18 17
19 18
20 GND
+3.3V_RUN BDW-ULT-DDR3L_BGA1168 GND
8 OF 19 CONN@
C CC17 CXDP@ ACES_50506-01841-P01 C
2 1
UC7 CXDP@
+1.05V_RUN
20130726 same as Goliad
0.1U_0402_25V6
14 +1.05V_RUN +1.05V_RUN
VCC

0.1U_0402_25V6

0.1U_0402_25V6
1 2 TDO_XDP 2 3 CPU_XDP_TDO
<6> PCH_JTAG_TDO 1A 1B
RC98 0_0402_5% JXDP1

1
@ CC18

@ CC19
CXDP@ 1 2
RUNPWROK 1 CPU_XDP_PREQ# 3 GND0 GND1 4 CFG17
1OE OBSFN_A0 OBSFN_C0 CFG17 <13>
CPU_XDP_PRDY# 5 6 CFG16 CFG16 <13>

2
PCH_JTAG_TDI 1 2 TDI_XDP_R 5 6 CPU_XDP_TDI 7 OBSFN_A1 OBSFN_C1 8
<6> PCH_JTAG_TDI 2A 2B GND2 GND3
RC99 0_0402_5% <13> CFG0 CFG0 9 10 CFG8 CFG8 <13>
CXDP@ CFG1 11 OBSDATA_A0 OBSDATA_C0 12 CFG9
<13> CFG1 OBSDATA_A1 OBSDATA_C1 CFG9 <13>
RUNPWROK 4 13 14
2OE CFG2 15 GND4 GND5 16 CFG10
<13> CFG2 OBSDATA_A2 OBSDATA_C2 CFG10 <13>
PCH_JTAG_TMS 9 8 CPU_XDP_TMS <13> CFG3 CFG3 17 18 CFG11 CFG11 <13>
<6> PCH_JTAG_TMS 3A 3B OBSDATA_A3 OBSDATA_C3
19 20
Place near JXDP1 XDP_OBS0_R 21 GND6 GND7 22 CFG19
OBSFN_B0 OBSFN_D0 CFG19 <13>
RUNPWROK 10 XDP_OBS1_R 23 24 CFG18 CFG18 <13>
3OE 25 OBSFN_B1 OBSFN_D1 26
TRST#_XDP 12 11 CPU_XDP_TRST# CFG4 27 GND8 GND9 28 CFG12
4A 4B <13> CFG4 OBSDATA_B0 OBSDATA_D0 CFG12 <13>
<13> CFG5 CFG5 29 30 CFG13 CFG13 <13>
31 OBSDATA_B1 OBSDATA_D1 32
RC5 need to close to JCPU1 GND10 GND11
RUNPWROK 13 7 <13> CFG6 CFG6 33 34 CFG14 CFG14 <13>
<35,36> RUNPWROK 4OE GND OBSDATA_B2 OBSDATA_D2
RC102 1 2 1K_0402_5% <13> CFG7 CFG7 35 36 CFG15 CFG15 <13>
<15> H_VCCST_PWRGD OBSDATA_B3 OBSDATA_D3
15 CXDP@ 37 38
GND PAD H_CPUPWRGD @ RC103 1 2 1K_0402_5% H_VCCST_PWRGD_XDP 39 GND12 GND13 40
SIO_PWRBTN# 41 PWRGOOD/HOOK0 ITPCLK/HOOK4 42
43 HOOK1 ITPCLK#/HOOK5 44
74CBTLV3126BQ_DHVQFN14_2P5X3 VCC_OBS_AB VCC_OBS_CD
45 46 XDP_RST#_R 2 1 PCH_PLTRST#_EC
<15> CPU_PWR_DEBUG# HOOK2 RESET#/HOOK6
reference Shark Bay ULT Validation Customer Debug Port SYS_PWROK 47 48 XDP_DBRESET# RC106 1K_0402_5%
49 HOOK3 DBR#/HOOK7 50 CXDP@
Implementation Requirement Rev 1.0 51 GND14 GND15 52 TDO_XDP
<7,18,19,20> DDR_XDP_WAN_SMBDAT SDA TD0
2 1 CPU_XDP_TRST# 53 54 TRST#_XDP
<6> PCH_JTAG_TRST# <7,18,19,20> DDR_XDP_WAN_SMBCLK SCL TRST#
0_0402_5% RC109 CXDP@ 55 56 PCH_JTAG_TDI
<6> PCH_JTAG_TCK TCK1 TDI
CPU_XDP_TCLK 57 58 PCH_JTAG_TMS
+1.05V_VCCST 2 1 CPU_XDP_TCLK 59 TCK0 TMS 60 CFG3_R 1 2 CFG3
<6> PCH_JTAG_JTAGX GND16 GND17
0_0402_5% RC112 CXDP@ RC113 1K_0402_5%
1 2 H_CATERR# SAMTE_BSH-030-01-L-D-A CONN@ CXDP@ +1.05V_RUN
@ RC114 49.9_0402_1% 2 1 TDO_XDP
1 2 H_PROCHOT# 0_0402_5% RC115 @
B RC116 62_0402_5% TDO_XDP 2 1 B
PCH_JTAG_TDO 2 1 TDI_XDP_R +3.3V_ALW_PCH 51_0402_5% @ RC117
0_0402_5% RC118 @

2
1K_0402_5%
PCH_JTAG_TCK 2 1 CPU_XDP_TCLK CFG3 1 2

RC120
CXDP@
0_0402_5% RC119 @ CXDP@ RC305 1K_0402_5%

H_PROCHOT#
Place near JXDP1.48

0.1U_0402_25V6
XDP_DBRESET#

1
1
@EMC@

CC21 CXDP@
CC20 SYS_PWROK

0.1U_0402_25V6
22P_0402_50V8J
2

2
1
@ CC22
UC1B BDW_ULT_DDR3L

2
EMI request add D61
H_CATERR# K61 PROC_DETECT MISC
PECI_EC N62 CATERR J62 CPU_XDP_PRDY#
<36> PECI_EC PECI PRDY K62 CPU_XDP_PREQ#
Place near JXDP1.47 +3.3V_RUN
PREQ E60 CPU_XDP_TCLK
PROC_TCK E61 CPU_XDP_TMS
H_CPUPWRGD 1 2 H_PROCHOT#_R K63 JTAG PROC_TMS E59 CPU_XDP_TRST# XDP_DBRESET# 2 1 RC122
<36,45,46> H_PROCHOT# PROCHOT PROC_TRST
RC121 56_0402_5% THERMAL F63 CPU_XDP_TDI 1K_0402_5%
PROC_TDI
10K_0402_5%

100P_0402_50V8J

F62 CPU_XDP_TDO
1

PROC_TDO +1.05V_RUN
EMC@
RC123

CC83

1 H_CPUPWRGD C61
PROCPWRGD PWR CPU_XDP_TMS 2 1 @ RC124
J60 XDP_OBS0_R 51_0402_5%
BPM#0 H60 XDP_OBS1_R CPU_XDP_TDI 2 1 @ RC125
2

2 BPM#1 H61 XDP_OBS2_R PAD~D T10 @ 51_0402_5%


BPM#2 H62 XDP_OBS3_R PAD~D T11 @ CPU_XDP_PREQ# 2 1 @ RC126
SM_RCOMP0 AU60 BPM#3 K59 XDP_OBS4_R PAD~D T12 @ 51_0402_5%
SM_RCOMP1 AV60 SM_RCOMP0 DDR3L BPM#4 H63 XDP_OBS5_R PAD~D T13 @ CPU_XDP_TDO 2 1 RC127
SM_RCOMP2 AU61 SM_RCOMP1 BPM#5 K60 XDP_OBS6_R PAD~D T14 @ 51_0402_5%
CAD Note: AV15 SM_RCOMP2 BPM#6 J61 XDP_OBS7_R PAD~D T15 @
Avoid stub in the PWRGD path <18> DDR3_DRAMRST#_CPU SM_DRAMRST BPM#7
<18> DDR_PG_CTRL AV61
while placing resistors RC123 SM_PG_CNTL1 CPU_XDP_TCLK 2 1 RC128
51_0402_5%
CPU_XDP_TRST# 2 1 @ RC129
A BDW-ULT-DDR3L_BGA1168 51_0402_5% A
2 OF 19

DDR3 COMPENSATION SIGNALS DDR3_DRAMRST#_CPU

200_0402_1% 2 1 RC130 SM_RCOMP0


0.1U_0402_25V6

@EMC@
1

CC101

121_0402_1% 2 1 RC131 SM_RCOMP1

100_0402_1% 2 1 RC132 SM_RCOMP2 DELL CONFIDENTIAL/PROPRIETARY


2

Compal Electronics, Inc.


CAD Note: Title
Trace width=12~15 mil, Spcing=20 mils PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (4/12)
Max trace length= 500 mil CC101 place near AV15 BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 9 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

UC1A BDW_ULT_DDR3L

C54 C45 EDP_CPU_LANE_N0


<25> DDI1_LANE_N0 C55 DDI1_TXN0 EDP_TXN0 B46 EDP_CPU_LANE_P0 EDP_CPU_LANE_N0 <23> COMPENSATION PU FOR eDP
<25> DDI1_LANE_P0 B58 DDI1_TXP0 EDP_TXP0 A47 EDP_CPU_LANE_N1 EDP_CPU_LANE_P0 <23>
<25> DDI1_LANE_N1 C58 DDI1_TXN1 EDP_TXN1 B47 EDP_CPU_LANE_P1 EDP_CPU_LANE_N1 <23>
<25> DDI1_LANE_P1 B55 DDI1_TXP1 EDP_TXP1 EDP_CPU_LANE_P1 <23> +VCCIOA_OUT
<25> DDI1_LANE_N2 A55 DDI1_TXN2 C47
<25> DDI1_LANE_P2 A57 DDI1_TXP2 EDP_TXN2 C46 EDP_COMP 2 1
<25> DDI1_LANE_N3 B57 DDI1_TXN3 EDP_TXP2 A49 24.9_0402_1% RC133
<25> DDI1_LANE_P3 DDI1_TXP3 DDI EDP EDP_TXN3 B49
C51 EDP_TXP3
<24> DDI2_LANE_N0 C50 DDI2_TXN0 A45 EDP_CPU_AUX#
CAD Note:Trace width=20 mils ,Spacing=25mil,
<24> DDI2_LANE_P0 C53 DDI2_TXP0 EDP_AUXN B45 EDP_CPU_AUX EDP_CPU_AUX# <23> Max length=100 mils.
<24> DDI2_LANE_N1 B54 DDI2_TXN1 EDP_AUXP EDP_CPU_AUX <23>
<24> DDI2_LANE_P1 C49 DDI2_TXP1 D20 EDP_COMP
<24> DDI2_LANE_N2 B50 DDI2_TXN2 EDP_RCOMP A43
<24> DDI2_LANE_P2 A53 DDI2_TXP2 EDP_DISP_UTIL
<24> DDI2_LANE_N3 B53 DDI2_TXN3
<24> DDI2_LANE_P3 DDI2_TXP3
C C

BDW-ULT-DDR3L_BGA1168
1 OF 19
+3.3V_RUN

RPC15
5 4
6 3 GC6_EVENT#_Q <12> BDW_ULT_DDR3L
UC1I +3.3V_RUN
7 2 CPUSB# <12>
8 1 USH_DET# <12,27>
RPC2
CAM_MIC_CBL_DET# <12,23> CPU_DPB_CTRLCLK 1 8
10K_8P4R_5% CPU_DPB_CTRLDAT 2 7
EDP_BIA_PWM B8 B9 CPU_DPB_CTRLCLK CPU_DPC_CTRLDAT 3 6
<23> EDP_BIA_PWM A9 EDP_BKLCTL DDPB_CTRLCLK C9 CPU_DPB_CTRLCLK <25> 4 5
PANEL_BKLEN CPU_DPB_CTRLDAT CPU_DPC_CTRLCLK
<23> PANEL_BKLEN C6 EDP_BKLEN eDP SIDEBAND DDPB_CTRLDATA D9 CPU_DPB_CTRLDAT <25>
ENVDD_PCH CPU_DPC_CTRLCLK
<23,36> ENVDD_PCH EDP_VDDEN DDPC_CTRLCLK D11 CPU_DPC_CTRLDAT CPU_DPC_CTRLCLK <24> 2.2K_0804_8P4R_5%
DDPC_CTRLDATA CPU_DPC_CTRLDAT <24>

U6 RPC20
<12,27> CONTACTLESS_DET# DGPU_PWROK P4 PIRQA/GPIO77 C5 CPU_DPB_AUX# CPU_DPB_AUX# 1 8
1 2 <7> DGPU_PWROK N4 PIRQB/GPIO78 DDPB_AUXN B6 CPU_DPB_AUX# <25> 2 7
ENVDD_PCH HDD_FALL_INT CPU_DPC_AUX# CPU_DPB_AUX
<6,20> HDD_FALL_INT N2 PIRQC/GPIO79 DISPLAY DDPC_AUXN B5 CPU_DPB_AUX CPU_DPC_AUX# <24> CPU_DPC_AUX# 3 6
@ RC139 100K_0402_5%
2 1 PCH_GPIO53 <12> PCH_GPIO80 AD4 PIRQD/GPIO80 DDPB_AUXP A6 CPU_DPC_AUX CPU_DPB_AUX <25> CPU_DPC_AUX 4 5
@ T16 PAD~D PME DDPC_AUXP CPU_DPC_AUX <24>
@ RC140 1K_0402_5% PCIE
U7 100K_0804_8P4R_5%
<12> TOUCHPAD_INTR# L1 GPIO55
<12> PCH_GPIO52 L3 GPIO52 C8
R5 GPIO54 DDPB_HPD A8 DPC_HPD DPB_HPD <25>
PCH_GPIO53 L4 GPIO51 DDPC_HPD D6 EDP_CPU_HPD DPC_HPD <24>
B GPIO53 EDP_HPD EDP_CPU_HPD <23> B
EDP_CPU_HPD 100K_0402_5% 2 1 RC141

DPB_HPD 100K_0402_5% 2 1 RC142

BDW-ULT-DDR3L_BGA1168
9 OF 19

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (5/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 10 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.comPCIE for UMA


D UC1K BDW_ULT_DDR3L D

PCIE_PRX_WIGIGTX_N5 F10 AN8 USBP0-


<30>
<30>
PCIE_PRX_WIGIGTX_N5
PCIE_PRX_WIGIGTX_P5
PCIE_PRX_WIGIGTX_P5 E10 PERN5_L0
PERP5_L0
USB2N0
USB2P0
AM8 USBP0+ USBP0- <31>
USBP0+ <31> -----> Ext Port 1 PCB USB2 7
WIGIG ---> PCIE_PTX_WIGIGRX_N5 C23 AR7 USBP1-
<30> PCIE_PTX_WIGIGRX_N5 PCIE_PTX_WIGIGRX_P5 C22 PETN5_L0 USB2N1 AT7 USBP1+ USBP1- <32>
<30> PCIE_PTX_WIGIGRX_P5 PETP5_L0 USB2P1 USBP1+ <32> -----> Ext Port 2 charge G12 UMA WWAN
F8 AR8 USBP2-
E8 PERN5_L1 USB2N2 AP8 USBP2+ USBP2- <30>
PERP5_L1 USB2P2 USBP2+ <30> -----> WLAN/BT
B23
A23 PETN5_L1 USB2N3
AR10
AT10
USBP3-
USBP3- <31>
G12 Entry NA
USBP3+
PETP5_L1 USB2P3 USBP3+ <31> -----> Ext Port 3
H10 AM15 USBP4-
G10 PERN5_L2
PERP5_L2
USB2N4
USB2P4
AL15 USBP4+ USBP4- <23>
USBP4+ <23> -----> Touch G14 DSC WWAN
B21 AM13 USBP5-
C21 PETN5_L2 USB2N5 AN13 USBP5+ USBP5- <23>

E6
PETP5_L2 USB2P5
AP11
USBP5+ <23> -----> Camera G14 UMA WWAN
USBP6-
F6 PERN5_L3 USB2N6 AN11 USBP6+ USBP6- <27>
PERP5_L3 USB2P6 USBP6+ <27> -----> USH
B22
PETN5_L3 USB2N7
AR13 USBP7-
USBP7- <30>
G14D_En NA
A21 AP13 USBP7+
PETP5_L3 USB2P7 USBP7+ <30> -----> WWAN
PCIE_PRX_GLANTX_N3 G11
<28>
<28>
PCIE_PRX_GLANTX_N3
PCIE_PRX_GLANTX_P3
PCIE_PRX_GLANTX_P3 F11 PERN3
PERP3 USB3RN1
G20
USB3RN1 <31>
G14U_En NA
H20
10/100/1G LAN ---> PCIE_PTX_GLANRX_N3 C29 USB3RP1 USB3RP1 <31>
<28> PCIE_PTX_GLANRX_N3 PCIE_PTX_GLANRX_P3 B30 PETN3 PCIE USB C33 -----> Ext USB3 Port 1 charge
C <28> PCIE_PTX_GLANRX_P3 PETP3 USB3TN1 B34 USB3TN1 <31> C
PCIE_PRX_WLANTX_N4 F13 USB3TP1 USB3TP1 <31>
<30> PCIE_PRX_WLANTX_N4 PCIE_PRX_WLANTX_P4 G13 PERN4 E18
<30> PCIE_PRX_WLANTX_P4 PERP4 USB3RN2 F18 USB3RN2 <32>
WLAN (Mini Card 2)---> PCIE_PTX_WLANRX_N4 B29 USB3RP2 USB3RP2 <32>
<30> PCIE_PTX_WLANRX_N4 PCIE_PTX_WLANRX_P4 A29 PETN4 B33 -----> Ext USB3 Port 2
<30> PCIE_PTX_WLANRX_P4 PETP4 USB3TN2 A33 USB3TN2 <32>
G17 USB3TP2 USB3TP2 <32>
PCIE_PRX_MMITX_N1
<29> PCIE_PRX_MMITX_N1 PCIE_PRX_MMITX_P1 F17 PERN1/USB3RN3
<29> PCIE_PRX_MMITX_P1 PERP1/USB3RP3
MMI --> PCIE_PTX_MMIRX_N1 C30
<29> PCIE_PTX_MMIRX_N1 PCIE_PTX_MMIRX_P1 C31 PETN1/USB3TN3 AJ10 USBRBIAS
<29> PCIE_PTX_MMIRX_P1 PETP1/USB3TP3 USBRBIAS AJ11
F15 USBRBIAS AN10
<31> USB3RN4 G15 PERN2/USB3RN4 RSVD AM10
<31> USB3RP4 PERP2/USB3RP4 RSVD
B31 +3.3V_ALW_PCH
<31> USB3TN4 A31 PETN2/USB3TN4
<31> USB3TP4 PETP2/USB3TP4 AL3 USB_OC0#
OC0/GPIO40 AT1 USB_OC1# USB_OC0# <31> -----> USB Port0 (JUSB1)
OC1/GPIO41 AH2 USB_OC2# USB_OC1# <12,32> -----> USB Port1 (JUSB3)
E15 OC2/GPIO42 AV3 USB_OC3#
USB_OC2# <31> -----> USB Port3 (JUSB2)
E13 RSVD OC3/GPIO43 USB_OC3# <9>
RC149 1 2 3.01K_0402_1% PCH_PCIE_RCOMP A27 RSVD RPC19
+PCH_AUSB3PLL PCIE_RCOMP
B27 GPIO57 4 5
PCIE_IREF <12> GPIO57 USB_OC0# 3 6
2 7
<12,36> SIO_EXT_SMI# 1 8
USB_OC2#

BDW-ULT-DDR3L_BGA1168 10K_8P4R_5%
11 OF 19

B B
USBRBIAS

PCB PCIE1 PCIE2 PCIE3 PCIE4 PCIE5 PCIE6

22.6_0402_1%
1
RC152
G12 UMA SD card NA LOM WLAN WIGIG M2 3042
(HCA & SATA-Cache)

2
G12 Entry SD card NA LOM WLAN WIGIG NA
CAD NOTE:
Route single-end 50-ohms and max 500-mils length.
G14 DSC SD card NA LOM WLAN GPU WIGIG Avoid routing next to clock pins or under stitching capacitors.
Recommended minimum spacing to other signal traces is 15
mils.
G14 UMA SD card NA LOM WLAN WIGIG M2 3042
(HCA & SATA-Cache)

G14D_En SD card NA LOM WLAN GPU WIGIG

G14U_En SD card NA LOM WLAN WIGIG NA

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (6/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 11 of 53
5 4 3 2 1
5 4 3 2 1

+PCH_VCCDSW3_3

2 1 LAN_WAKE#
RC153 10K_0402_5% +1.05V_VCCST

Vinafix.com H_THERMTRIP#
1K_0402_5%
2 1
RC25
+3.3V_RUN
D D

2 1 MPHYP_PWR_EN +3.3V_RUN
RC155 100K_0402_5%
2 1 SIO_EXT_SCI#
RC156 100K_0402_5% RPC17
IRQ_SERIRQ 5 4
6 3
<6> MPCIE_RST# SIO_RCIN# 7 2
UC1J BDW_ULT_DDR3L 8 1
<9,35,36> CLKRUN#
10K_8P4R_5%
+3.3V_RUN
CPPE# 2 1
PCH_GPIO76 P1 D60 H_THERMTRIP#_R @ 0_0402_5%2 1 RC161 100K_0402_5% RC160
1 2 <7> PCH_GPIO76 AU2 BMBUSY/GPIO76 THRMTRIP V4 H_THERMTRIP# <36> 2 1
TPM_PIRQ# SIO_EXT_WAKE# SIO_RCIN# FFS_INT2
<9,36> SIO_EXT_WAKE# AM7 GPIO8 RCIN/GPIO82 T4 IRQ_SERIRQ SIO_RCIN# <36>
RC247 10K_0402_5% 100K_0402_5% RC158
<28> PM_LANPHY_ENABLE HOST_ALERT1_R_N AD6 LAN_PHY_PWR_CTRL/GPIO12 CPU/ SERIRQ AW15 PCH_OPI_COMP IRQ_SERIRQ <35,36> PCH_GPIO67 2 1
Y1 GPIO15 MISC PCH_OPI_RCOMP AF20 10K_0402_5% RC163
<12> PCH_GPIO16 T3 GPIO16 RSVD AB21 PCH_GPIO68 2 1
<27> TPM_PIRQ# AD5 GPIO17 RSVD 10K_0402_5% RC164
LAN_WAKE# AN5 GPIO24
<28,36> LAN_WAKE# AD7 GPIO27 RPC16
NFC_IRQ AN3 GPIO28 GPU_GC6_FB_EN 5 4
GPIO26 R6 GC6_EVENT#_Q 6 3
MEDIACARD_RST# AG6 GSPI0_CS/GPIO83 L6 GPU_GC6_FB_EN GC6_EVENT#_Q <10> <12,23> 3.3V_TS_EN PCH_GPIO85 7 2
+PCH_VCCDSW3_3 GPIO57 AP1 GPIO56 GSPI0_CLK/GPIO84 N6 PCH_GPIO85 3.3V_TP_EN 8 1
<11> GPIO57 SLATE_MODE AL4 GPIO57 GSPI0_MISO/GPIO85 L8 BBS_BIT
PCH_GPIO59 AT5 GPIO58 GSPI0_MOSI/GPIO86 R7 @ T109 PAD~D
10K_8P4R_5%
+3.3V_ALW_PCH AK4 GPIO59 GPIO GSPI1_CS/GPIO87 L5 PCH_GPIO87 <6>
PCH_GPIO44 3.3V_TP_EN
AB6 GPIO44 GSPI1_CLK/GPIO88 N7 RPC3
<29> MEDIACARD_IRQ# DIMM_DET U4 GPIO47 GSPI1_MISO/GPIO89 K2 3.3V_TS_EN <12,23> 5 4
C PCH_GPIO49 Y3 GPIO48 GSPI_MOSI/GPIO90 J1 CPPE# 3.3V_HDD_EN <28> <10> PCH_GPIO80 6 3 C
RPC10
4 5 MEDIACARD_IRQ# @ T22 PAD~D TOUCH_PANEL_INTR# P3 GPIO49 UART0_RXD/GPIO91 K3 CPUSB# <10> PCH_GPIO52 7 2
3 6 MEDIACARD_RST# <6,23> TOUCH_PANEL_INTR# MPHYP_PWR_EN Y2 GPIO50 UART0_TXD/GPIO92 J2 CPUSB# <10> <10> TOUCHPAD_INTR# 8 1
2 7 SLATE_MODE <38> MPHYP_PWR_EN KB_DET# AT3 HSIOPC/GPIO71 SERIAL IO UART0_RTS/GPIO93 G1 <7,30> WIGIGCLK_REQ#
1 8 PCH_GPIO44 <9,37> KB_DET# PCH_GPIO14 AH4 GPIO13 UART0_CTS/GPIO94 K4 10K_8P4R_5%
@T21 PAD~D 3.3V_CAM_EN# AM4 GPIO14 UART1_RXD/GPIO0 G2 FFS_INT2
<23> 3.3V_CAM_EN# AG5 GPIO25 UART1_TXD/GPIO1 J3 FFS_INT2 <20>
10K_8P4R_5% SIO_EXT_SMI# LCD_CBL_DET# RPC4
<11,36> SIO_EXT_SMI# AG3 GPIO45 UART1_RST/GPIO2 J4 LCD_CBL_DET# <23> 5 4
<12> PCH_GPIO46 GPIO46 UART1_CTS/GPIO3 F2 PCH_GPIO4 <10,27> CONTACTLESS_DET# PCH_GPIO5 6 3
1 2 PM_LANPHY_ENABLE PCH_GPIO9 AM3 I2C0_SDA/GPIO4 F3 PCH_GPIO5 7 2
@ RC92 10K_0402_5% PCH_GPIO10 AM2 GPIO9 I2C0_SCL/GPIO5 G4 PCH_GPIO6 LCD_CBL_DET# 8 1
@ T27 PAD~D GPIO10 I2C1_SDA/GPIO6
P2 F1 PCH_GPIO7
<30> mSATA_DEVSLP C4 DEVSLP0/GPIO33 I2C1_SCL/GPIO7 E3
RPC5 USH_DET# 10K_8P4R_5%
4 5 L2 SDIO_POWER_EN/GPIO70 SDIO_CLK/GPIO64 F4 CAM_MIC_CBL_DET# USH_DET# <10,27>
3 6 PCH_BATLOW# <9> <20> HDD_DEVSLP SIO_EXT_SCI# N5 DEVSLP1/GPIO38 SDIO_CMD/GPIO65 D3 PCH_GPIO66 CAM_MIC_CBL_DET# <10,23>
RPC8
2 7 AC_PRESENT <9,36> <36> SIO_EXT_SCI# SPKR V2 DEVSLP2/GPIO39 SDIO_D0/GPIO66 E4 PCH_GPIO67 PCH_GPIO6 1 8
1 8 PCH_PCIE_WAKE# <9,35,36> <21> SPKR SPKR/GPIO81 SDIO_D1/GPIO67 C3 2 7
PCH_GPIO68 PCH_GPIO7
SDIO_D2/GPIO68 E2 PCH_GPIO69 PCH_GPIO4 3 6
10K_8P4R_5% SDIO_D3/GPIO69 PCH_GPIO69 4 5

RPC7 BDW-ULT-DDR3L_BGA1168 10K_0804_8P4R_5%


4 5 PCH_GPIO46 10 OF 19
3 6 PCH_GPIO9 PCH_GPIO46 <12>
RPC9
2 7 5 4
1 8 USB_OC1# <11,32> <12> PCH_GPIO16 6 3
PCH_SMB_ALERT# <7> <7,28> LANCLK_REQ# 7 2
<6,36> mCARD_PCIE#_SATA 8 1
10K_8P4R_5%
<6,35> SATA2_PCIE6_L1
10K_8P4R_5%

2 1 PCH_GPIO59 +3.3V_RUN +3.3V_RUN


B RC245 100K_0402_5% B
1

1
1K_0402_5%

10K_0402_5%
@ RC176

@ RC302

2 1 3.3V_CAM_EN#
RC174 100K_0402_5%
2 1 NFC_IRQ +3.3V_ALW_PCH +3.3V_RUN
RC175 100K_0402_5%
2

2 1 MPHYP_PWR_EN PCH_OPI_COMP 1 2
1

1
1K_0402_5%

1K_0402_5%
@ RC171 10K_0402_5% PCH_GPIO66 DIMM_DET 49.9_0402_1% RC178
RC179

@ RC180
1
10K_0402_5%
RC303

2
HOST_ALERT1_R_N SPKR
2

TOP-BLOCK SWAP OVERRIDE DIMM Detect TLS CONFIDENTIALITY No Reboot on TCO Timer expiration
HIGH ENABLE HIGH 1 DIMM HIGH ENABLE HIGH ENABLE
LOW(DEFAULT) DISABLE LOW 2 DIMM LOW(DEFAULT) DISABLE LOW(DEFAULT) DISABLE

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (7/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 12 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

CFG STRAPS for CPU


UC1S BDW_ULT_DDR3L CFG0

1
1K_0402_1%
@ RC183
CFG0 AC60 AV63 PAD~D T28@
<9> CFG0 CFG1 AC62 CFG0 RSVD_TP AU63 PAD~D T29@

2
<9> CFG1 AC63 CFG1 RSVD_TP
<9> CFG2 AA63 CFG2
<9> CFG3 CFG4 AA60 CFG3 C63 PAD~D T30@
<9> CFG4 Y62 CFG4 RSVD_TP C62 PAD~D T31@
<9> CFG5 Y61 CFG5 RSVD_TP B43
<9> CFG6 Y60 CFG6 RSVD
<9> CFG7 CFG8 V62 CFG7 A51 PAD~D T33@ EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
<9> CFG8 CFG9 V61 CFG8 RSVD_TP B51 PAD~D T34@
<9> CFG9 CFG10 V60 CFG9 RSVD_TP
<9> CFG10 U60 CFG10 L60 PAD~D T35@ 1:(Default) Normal Operation; No stall
<9> CFG11 T63 CFG11 RSVD_TP CFG0
<9> CFG12 T62 CFG12 RESERVED N60 0:Lane Reversed
<9> CFG13 T61 CFG13 RSVD
C <9> CFG14 T60 CFG14 W23 C
<9> CFG15 CFG15 RSVD Y22
AA62 RSVD AY15 PROC_OPI_RCOMP
<9> CFG16 U63 CFG16 PROC_OPI_RCOMP CFG1
<9> CFG18 AA61 CFG18 AV62
<9> CFG17 U62 CFG17 RSVD D58
<9> CFG19 CFG19 RSVD

1
1K_0402_1%
@ RC184
CFG_RCOMP V63 P22
CFG_RCOMP VSS N21
A5 VSS
RSVD P20

2
E1 RSVD R20
D1 RSVD RSVD
J20 RSVD
H18 RSVD
TDI_IREF B12 RSVD
TD_IREF
PCH/PCH LESS MODE SELECTION
BDW-ULT-DDR3L_BGA1168
19 OF 19
1:(Default) Normal Operation
CFG1
0:Lane Reversed
2 1 CFG_RCOMP
RC185 49.9_0402_1%
1 2 TDI_IREF PROC_OPI_RCOMP 1 2
RC186 8.2K_0402_1% 49.9_0402_1% RC187

B B
CFG10 CFG9 CFG8 CFG4
1
1

1
1K_0402_1%

1K_0402_1%
@ RC189

1K_0402_1%

1K_0402_5%
@ RC188

@ RC190

RC191
2
2

2
SAFE MODE BOOT NO SVID PROTOCOL CAPABLE VR CONNECTED ALLOW THE USE OF NOA ON LOCKED UNITS Display Port Presence Strap
1: POWER FEATURES ACTIVATED DURING 1: VRS support SVID protocol are present 1: Enable(Default): Noa will be disable in
RESET locked units and enable in un-locked 1 : Disabled; No Physical Display Port
0:No VR support SVID is present attached to Embedded Display Port
CFG10 CFG9 The chip will not generate(OR Respond to) CFG8 units CFG4
0: POWER FEATURES (ESPECIALLY CLOCK 0: Enable Noa will be available pegardless of
GATINE ARE NOT ACTIVATED SVID activity the locking of the unit 0 : Enabled; An external Display Port device is
connected to the Embedded Display Port

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (8/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 13 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

2
1 1
0_0402_5% @ RC192

UC1Q BDW_ULT_DDR3L

DC_TEST_AY2_AW2 AY2 A3 DC_TEST_A3_B3


DC_TEST_AY3_AW3 AY3 DAISY_CHAIN_NCTF_AY2 DAISY_CHAIN_NCTF_A3 A4 DC_TEST_A4
DC_TEST_AY60 AY60 DAISY_CHAIN_NCTF_AY3 DAISY_CHAIN_NCTF_A4
DC_TEST_AY61_AW61 AY61 DAISY_CHAIN_NCTF_AY60 A60 DC_TEST_A60
DC_TEST_AY62_AW62 AY62 DAISY_CHAIN_NCTF_AY61 DAISY_CHAIN_NCTF_A60 A61 DC_TEST_A61_B61
TP_DC_TEST_B2 B2 DAISY_CHAIN_NCTF_AY62 DAISY_CHAIN_NCTF_A61 A62 DC_TEST_A62 2
2 1
DC_TEST_A3_B3 B3 DAISY_CHAIN_NCTF_B2 DAISY_CHAIN_NCTF_A62 AV1 DC_TEST_AV1 0_0402_5% @ RC193
DC_TEST_A61_B61 B61 DAISY_CHAIN_NCTF_B3 DAISY_CHAIN_NCTF_AV1 AW1 DC_TEST_AW1 2 1
B62 DAISY_CHAIN_NCTF_B61 DAISY_CHAIN_NCTF_AW1 AW2 DC_TEST_AY2_AW2 0_0402_5% @ RC194
DC_TEST_B62_B63 B63 DAISY_CHAIN_NCTF_B62 DAISY_CHAIN_NCTF_AW2 AW3 DC_TEST_AY3_AW3
C1 DAISY_CHAIN_NCTF_B63 DAISY_CHAIN_NCTF_AW3 AW61 DC_TEST_AY61_AW61
4
DC_TEST_C1_C2 C2 DAISY_CHAIN_NCTF_C1 DAISY_CHAIN_NCTF_AW61 AW62 DC_TEST_AY62_AW62
DAISY_CHAIN_NCTF_C2 DAISY_CHAIN_NCTF_AW62 AW63 DC_TEST_AW63
DAISY_CHAIN_NCTF_AW63
C BDW-ULT-DDR3L_BGA1168 C
17 OF 19
3
2 1
0_0402_5% @ RC195

Package Daisy Chain:


1.B2-PKG-C1-PCB-C2-PKG-B3-PCB-A3-PKG-A4
2.A62-PKG-A61-PCB-B61-PKG-B62-PCB-B63-PKG-A60
3.AY60-PKG-AW61-PCB-AY61-PKG-AW62-PCB-AY62-PKG-AW63
4.AW1-PKG-AW3-PCB-AY3-PKG-AW2-PCB-AY2-PKG-AV1

UC1R BDW_ULT_DDR3L

N23
RSVD R23
RSVD T23
AT2 RSVD
RSVD U10
AU44 RSVD
AV44 RSVD
B RSVD B
D15
RSVD AL1
RSVD AM11
RSVD AP7
F22 RSVD
RSVD AU10
H22 RSVD
RSVD AU15
J21 RSVD
RSVD AW14
RSVD AY14
RSVD

BDW-ULT-DDR3L_BGA1168
18 OF 19

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (9/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 14 of 53
5 4 3 2 1
5 4 3 2 1

ESD Request

+1.05V_RUN +VCCIO_OUT +VCC_CORE +1.35V_MEM

1 2
2 1 @EMC@ CC23 22U_0603_6.3V6M
+1.05V_RUN @ RC196 0_0603_5% +1.35V_MEM
VDDQ DECOUPLING
Vinafix.com
RESISTOR STUFFING OPTIONS ARE
+1.05V_RUN +VCC_CORE

2.2U_0402_6.3V6M

2.2U_0402_6.3V6M

2.2U_0402_6.3V6M

2.2U_0402_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M
1 2
D RC197
PROVIDED FOR TESTING PURPOSES @EMC@ CC79 22U_0603_6.3V6M D

1
@ CC25

@ CC26

@ CC30

@ CC33
150_0402_5%

CC27

CC28

CC29

CC31

CC32

CC34
1 2
@EMC@ CC84 22U_0603_6.3V6M

2
CPU_PWR_DEBUG# +1.05V_RUN +3.3V_RUN

1 2
1
10K_0402_5%

@EMC@ CC85 22U_0603_6.3V6M


@ RC198

H_VCCST_PWRGD
2

+1.05V_VCCST
1
EMC@

1
10K_0402_5%
@ RC199
+VCC_CORE
2 CC24 UC1L BDW_ULT_DDR3L
100P_0402_50V8J
L59 C36
+1.35V_MEM J58 RSVD VCC C40

2
RSVD VCC C44
H_VR_EN 2 1 H_VR_READY AH26 VCC C48
1.5K_0402_5% RC201 AJ31 VDDQ VCC C52
AJ33 VDDQ VCC C56
AJ37 VDDQ VCC E23
+1.05V_VCCST AN33 VDDQ VCC E25
AP43 VDDQ VCC E27
AR48 VDDQ VCC E29
VDDQ VCC

2
+3.3V_ALW

1K_0402_5%
AY35 E31
VDDQ VCC

RC202
C AY40 E33 C
UC8 AY44 VDDQ VCC E35
1 5 1 2 AY50 VDDQ VCC E37
NC VCC @ CC35 0.1U_0402_25V6 VDDQ VCC E39

1
2 F59 VCC E41
<9,36> RESET_OUT# A +VCC_CORE VCC VCC
4 H_VCCST_PWRGD N58 E43
3 Y AC58 RSVD VCC E45
GND RSVD VCC E47
74AUP1G07GW_TSSOP5 VCCSENSE E63 VCC E49
AB23 VCC_SENSE VCC E51
A59 RSVD VCC E53
+VCCIO_OUT VCCIO_OUT VCC
E20 E55
+VCCIOA_OUT VCCIOA_OUT VCC
AD23 E57
AA23 RSVD VCC F24
AE59 RSVD VCC F28
RSVD VCC F32
+1.05V_VCCST H_CPU_SVIDALRT# L62 VCC F36
SVID ALERT <45> VIDSCLK
VIDSCLK
VIDSOUT
N63
L63
VIDALERT
VIDSCLK
VIDSOUT
HSW ULT POWER VCC
VCC
VCC
F40
F44
H_VCCST_PWRGD B59 F48
<9> H_VCCST_PWRGD VCCST_PWRGD VCC
1
75_0402_1%

H_VR_EN F60 F52


<36,45> H_VR_EN VR_EN VCC
RC204

H_VR_READY C59 F56


CAD Note: Place the PU resistors close to CPU <45> H_VR_READY VR_READY VCC G23
RC204 close to CPU 300 - D63 VCC G25
1500mils H59 VSS VCC G27
2

<9> CPU_PWR_DEBUG# P62 PWR_DEBUG VCC G29


2 1 H_CPU_SVIDALRT# P60 VSS VCC G31
<45> VIDALERT_N @ T74 PAD~D RSVD_TP VCC
43_0402_5% RC207 @ T75 P61 G33
PAD~D N59 RSVD_TP VCC G35
@ T76 PAD~D RSVD_TP VCC
@ T77 N61 G37
PAD~D T59 RSVD_TP VCC G39
+1.05V_VCCST AD60 RSVD VCC G41
B
SVID DATA AD59 RSVD
RSVD
VCC
VCC
G43 B
110_0402_1%

AA59 G45
RSVD VCC
1

AE60 G47
CAD Note: Place the PU resistors close to CPU RSVD VCC
RC208

AC59 G49
RC208close to CPU 300 - 1500mils AG58 RSVD VCC G51
U59 RSVD VCC G53
V59 RSVD VCC G55
2

RSVD VCC G57


VIDSOUT AC22 VCC H23
<45> VIDSOUT +1.05V_VCCST VCCST VCC
AE22 J23
AE23 VCCST VCC K23
VCCST VCC K57
AB57 VCC L22
+VCC_CORE VCC VCC
AD57 M23
AG57 VCC VCC M57
C24 VCC VCC P57
VCC_SENSE +VCC_CORE C28
C32
VCC
VCC
VCC
VCC
VCC
VCC
U57
W57
1
100_0402_1%
RC209

BDW-ULT-DDR3L_BGA1168
12 OF 19
+1.05V_RUN +1.05V_VCCST
@ PJP23
2

1 2
22U_0603_6.3V6M

VCCSENSE PAD-OPEN1x1m
<45> VCCSENSE
1U_0402_6.3V6K
1

@
CC36

CC37

CAD Note: RC209 SHOULD BE PLACED CLOSE TO CPU


2

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (10/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 15 of 53
5 4 3 2 1
5 4 3 2 1

+1.05V_M +1.05V_RUN

+1.05V_MODPHY +1.05V_MODPHY_PCH
@ PJP51
1 2

330U_D3_2.5VY_R6M

330U_D3_2.5VY_R6M
@EMC@ CC41

330U_D3_2.5VY_R6M
@EMC@ CC42
1 1

1
1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

@ CC39
PAD-OPEN1x1m + + +
CC40 place near K9;

1
@ CC43
CC44 place near L10

CC44

CC40
Vinafix.com

2
2 2
CC43 place near M9

2
D
VCCHSIO D
S0 Iccmax = 1.838A
+RTC_CELL

CC48,CC49, CC50 place near AG10


+1.05V_MODPHY

0.1U_0402_10V7K

0.1U_0402_10V7K

1U_0402_6.3V6K
+PCH_AUSB3PLL UC1M BDW_ULT_DDR3L

1
@
LC1

CC48

CC49

CC50
1 2 +1.05V_MODPHY_PCH
K9
2.2UH_LQM2MPN2R2NG0L_30% +1.05V_RUN L10 VCCHSIO

2
VCCHSIO
22U_0603_6.3V6M

22U_0603_6.3V6M M9
VCCHSIO
1

N8 HSIO RTC AH11


VCC1_05 VCCSUS3_3 +PCH_RTC_VCCSUS3_3
CC51

CC47

1U_0402_6.3V6K
P9 AG10
CC47 place near B18 +PCH_AUSB3PLL
B18 VCC1_05 VCCRTC AE7 +DCPRRTC 1 2
2

VCCUSB3PLL DCPRTC

@ CC53
B11 CC52 0.1U_0402_10V7K
VCCUSB3PLL +PCH_ASATA3PLL VCCSATA3PLL +3.3V_M
S0 Iccmax = 41mA

2
Y20 SPI Y8 CC54 place near Y8
RSVD VCCSPI

0.1U_0402_10V7K
AA21 OPI
W21 VCCAPLL
+V1.05S_APLLOPI VCCAPLL

@ CC54
AG14 +1.05V_M
VCCASW AG13
VCCASW +1.05V_RUN
CC59 and CC60 place near

2
+1.05V_MODPHY +PCH_ASATA3PLL +3.3V_ALW_PCH J13 USB3
DCPSUS3 J11; CC58 place near AE8
LC2 J11 +PCH_VCCDSW 2 1
1 2 VCC1_05 H11 RC211 5.11_0402_1%
VCC1_05 +1.05V_M

10U_0603_6.3V6M
2.2UH_LQM2MPN2R2NG0L_30% AH14 HDA H15

+PCH_VCCDSW_R
CC57 place near AH14 VCCHDA VCC1_05
22U_0603_6.3V6M

22U_0603_6.3V6M

1U_0402_6.3V6K

1U_0402_6.3V6K
AE8
VCC1_05

1
0.1U_0402_10V7K

CC59
AF22
CC56 place near B11 VCC1_05
1

CC58

CC60
AH13 VRM AG19 +PCH_VCCDSW
DCPSUS2 DCPSUSBYP
1

+3.3V_ALW_PCH
CC55

CC56

1U_0402_6.3V6K

22U_0603_6.3V6M
CORE AG20
VCCSATA3PLL 1

2
DCPSUSBYP

1
CC57
AE9 CC61 CC62 place near AE9 @
2

VCCASW
S0 Iccmax = 42mA

CC61

CC62
AF9
2

AC9 VCCASW AG8


CC63 place near AC9 CC65 place near AG19

2
AA9 VCCSUS3_3 GPIO/LPC
VCCASW AD10 2
22U_0603_6.3V6M +3.3V_RUN VCCSUS3_3 DCPSUS1

1U_0402_6.3V6K
AH10 AD8
C +PCH_VCCDSW3_3 VCCDSW3_3 DCPSUS1 C
V8
VCC3_3
1

+3.3V_RUN
CC63
CC64 place near V8 W9
VCC3_3

1
2013/06/10 refer 6L_WP chnage to +3.3V_M, 6/14 change back J15
VCCTS1_5 +1.5V_RUN
22U_0603_6.3V6M

0.1U_0402_10V7K

CC65
THERMAL SENSOR K14
2

VCC3_3
1

K16

2
VCC3_3

1
+1.05V_RUN +V1.05S_APLLOPI CC64
2013/06/10 refer 6L_WP chnage to float,6/14 change back
+3.3V_RUN

CC66
LC3
2

1 2 +1.05V_RUN J18
+PCH_VCC1P05

2
2.2UH_LQM2MPN2R2NG0L_30% K19 VCCCLK SERIAL IO U8
VCCCLK VCCSDIO CC69 place near U8
100U_1206_6.3V6M

1U_0402_6.3V6K

1U_0402_6.3V6K
A20 T9
+PCH_VCCACLKPLL VCCACLKPLL VCCSDIO
J17
CC68 place near AA21 VCCCLK
1

1
+PCH_RTC_VCCSUS3_3 +3.3V_ALW_PCH
1U_0402_6.3V6K

1U_0402_6.3V6K
CC70 close to Pin J17 R21
VCCCLK
CC67

CC68

CC69
CC71 close to Pin R21 T21 LPT LP POWER
VCCAPLL VCCCLK
1

1
K18 SUS OSCILLATOR AB8 2 1
2

2
RSVD DCPSUS4
S0 Iccmax = 57mA
CC70

CC71
M20 0_0402_5% RC212 @
V21 RSVD +1.05V_RUN
2

AE20 RSVD AC20 +3.3V_ALW


+3.3V_ALW_PCH VCCSUS3_3 RSVD
AE21 AG16 CC72 place near AG16
VCCSUS3_3 VCC1_05

1U_0402_6.3V6K
USB2 AG17 2 1
VCC1_05

1U_0402_6.3V6K
0_0402_5% RC213 @

CC72

1
CC73
CC73 place near AH11

2
+PCH_VCCDSW3_3 +PCH_VCCDSW BDW-ULT-DDR3L_BGA1168

2
13 OF 19
1 2 VCCSUS3_3
+1.05V_RUN +PCH_VCC1P05
S0 Iccmax = 63mA
@ CC97 0.47U_0402_10V6K LC4
1 2
2.2UH_LQM2MPN2R2NG0L_30%
CC97 place near AH10
100U_1206_6.3V6M

1U_0402_6.3V6K

intel DG Rev 1.2 , page 500 CC78 place near J18


1

47.3 Boot Strap Capacitor


CC77

CC78

VCCCLK
2

B S0 Iccmax = 200mA B

Reminder below power rail need isolation for layout refer


+3.3V_ALW_PCH +PCH_VCCDSW3_3 attach file for more detail that from Intel review feedback.
1 2
@ RC216 0_0402_5% +PCH_VCCACLKPLL
+1.05V_RUN
+3.3V_ALW LC5
1 2
@ RC217 1 2 0_0402_5% 2.2UH_LQM2MPN2R2NG0L_30%
100U_1206_6.3V6M

1U_0402_6.3V6K
1U_0402_6.3V6K

CC80 place near AH10 CC82 place near A20


1

1
CC81

CC82
1

@ CC80

VCCDSW3_3 VCCACLKPLL
2

S0 Iccmax = 114mA S0 Iccmax = 31mA


2

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (11/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 16 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

UC1N BDW_ULT_DDR3L UC1O BDW_ULT_DDR3L

A11 AJ35 AP22 AV59


A14 VSS VSS AJ39 AP23 VSS VSS AV8
A18 VSS VSS AJ41 AP26 VSS VSS AW16
A24 VSS VSS AJ43 AP29 VSS VSS AW24
A28 VSS VSS AJ45 AP3 VSS VSS AW33
A32 VSS VSS AJ47 AP31 VSS VSS AW35
A36 VSS VSS AJ50 AP38 VSS VSS AW37
A40 VSS VSS AJ52 AP39 VSS VSS AW4 UC1P BDW_ULT_DDR3L
A44 VSS VSS AJ54 AP48 VSS VSS AW40 H17
A48 VSS VSS AJ56 AP52 VSS VSS AW42 D33 VSS H57
A52 VSS VSS AJ58 AP54 VSS VSS AW44 D34 VSS VSS J10
A56 VSS VSS AJ60 AP57 VSS VSS AW47 D35 VSS VSS J22
AA1 VSS VSS AJ63 AR11 VSS VSS AW50 D37 VSS VSS J59
AA58 VSS VSS AK23 AR15 VSS VSS AW51 D38 VSS VSS J63
AB10 VSS VSS AK3 AR17 VSS VSS AW59 D39 VSS VSS K1
AB20 VSS VSS AK52 AR23 VSS VSS AW60 D41 VSS VSS K12
AB22 VSS VSS AL10 AR31 VSS VSS AY11 D42 VSS VSS L13
AB7 VSS VSS AL13 AR33 VSS VSS AY16 D43 VSS VSS L15
AC61 VSS VSS AL17 AR39 VSS VSS AY18 D45 VSS VSS L17
AD21 VSS VSS AL20 AR43 VSS VSS AY22 D46 VSS VSS L18
AD3 VSS VSS AL22 AR49 VSS VSS AY24 D47 VSS VSS L20
AD63 VSS VSS AL23 AR5 VSS VSS AY26 D49 VSS VSS L58
AE10 VSS VSS AL26 AR52 VSS VSS AY30 D5 VSS VSS L61
AE5 VSS VSS AL29 AT13 VSS VSS AY33 D50 VSS VSS L7
AE58 VSS VSS AL31 AT35 VSS VSS AY4 D51 VSS VSS M22
C AF11 VSS VSS AL33 AT37 VSS VSS AY51 D53 VSS VSS N10 C
AF12 VSS VSS AL36 AT40 VSS VSS AY53 D54 VSS VSS N3
AF14 VSS VSS AL39 AT42 VSS VSS AY57 D55 VSS VSS P59
AF15 VSS VSS AL40 AT43 VSS VSS AY59 D57 VSS VSS P63
AF17 VSS VSS AL45 AT46 VSS VSS AY6 D59 VSS VSS R10
AF18 VSS VSS AL46 AT49 VSS VSS B20 D62 VSS VSS R22
AG1 VSS VSS AL51 AT61 VSS VSS B24 D8 VSS VSS R8
AG11 VSS VSS AL52 AT62 VSS VSS B26 E11 VSS VSS T1
AG21 VSS VSS AL54 AT63 VSS VSS B28 E17 VSS VSS T58
AG23 VSS VSS AL57 AU1 VSS VSS B32 F20 VSS VSS U20
AG60 VSS VSS AL60 AU16 VSS VSS B36 F26 VSS VSS U22
AG61 VSS VSS AL61 AU18 VSS VSS B4 F30 VSS VSS U61
AG62 VSS VSS AM1 AU20 VSS VSS B40 F34 VSS VSS U9
AG63 VSS VSS AM17 AU22 VSS VSS B44 F38 VSS VSS V10
AH17 VSS VSS AM23 AU24 VSS VSS B48 F42 VSS VSS V3
AH19 VSS VSS AM31 AU26 VSS VSS B52 F46 VSS VSS V7
AH20 VSS VSS AM52 AU28 VSS VSS B56 F50 VSS VSS W20
AH22 VSS VSS AN17 AU30 VSS VSS B60 F54 VSS VSS W22
AH24 VSS VSS AN23 AU33 VSS VSS C11 F58 VSS VSS Y10
AH28 VSS VSS AN31 AU51 VSS VSS C14 F61 VSS VSS Y59
AH30 VSS VSS AN32 AU53 VSS VSS C18 G18 VSS VSS Y63
AH32 VSS VSS AN35 AU55 VSS VSS C20 G22 VSS VSS
AH34 VSS VSS AN36 AU57 VSS VSS C25 G3 VSS
AH36 VSS VSS AN39 AU59 VSS VSS C27 G5 VSS V58
AH38 VSS VSS AN40 AV14 VSS VSS C38 G6 VSS VSS AH46
AH40 VSS VSS AN42 AV16 VSS VSS C39 G8 VSS VSS V23
AH42 VSS VSS AN43 AV20 VSS VSS C57 H13 VSS VSS E62
AH44 VSS VSS AN45 AV24 VSS VSS D12 VSS VSS_SENSE AH16 VSSSENSE <45>
AH49 VSS VSS AN46 AV28 VSS VSS D14 VSS
AH51 VSS VSS AN48 AV33 VSS VSS D18 BDW-ULT-DDR3L_BGA1168
AH53 VSS VSS AN49 AV34 VSS VSS D2 16 OF 19
AH55 VSS VSS AN51 AV36 VSS VSS D21
B AH57 VSS VSS AN52 AV39 VSS VSS D23 B
AJ13 VSS VSS AN60 AV41 VSS VSS D25
AJ14 VSS VSS AN63 AV43 VSS VSS D26 VSSSENSE 1 2
AJ23 VSS VSS AN7 AV46 VSS VSS D27 RC218 100_0402_1%
AJ25 VSS VSS AP10 AV49 VSS VSS D29
AJ27 VSS VSS AP17 AV51 VSS VSS D30
AJ29 VSS VSS AP20 AV55 VSS VSS D31
VSS VSS VSS VSS
BDW-ULT-DDR3L_BGA1168
15 OF 19
CAD Note: RC218 SHOULD BE PLACED CLOSE TO CPU
BDW-ULT-DDR3L_BGA1168
14 OF 19

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT CPU (12/12)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 17 of 53
5 4 3 2 1
5 4 3 2 1

<8> DDR_A_DQS#[0..7]

<8> DDR_A_D[0..63]
H=4mm
<8> DDR_A_DQS[0..7] +DIMM1_VREF_DQ +1.35V_MEM
Reverse Type +1.35V_MEM
JDIMM1 CONN@
<8> DDR_A_MA[0..15]
Vinafix.com 1
VREF_DQ VSS
2

2.2U_0402_6.3V6M
3 4 DDR_A_D9
VSS DQ4

0.1U_0402_25V6
DDR_A_D13 5 6 DDR_A_D12
D DDR_A_D8 7 DQ0 DQ5 8 D
DQ1 VSS

1
9 10 DDR_A_DQS#1
VSS DQS0#

CD5

CD1
11 12 DDR_A_DQS1
13 DM0 DQS0 14 +1.35V_MEM
Note:

2
DDR_A_D14 15 VSS VSS 16 DDR_A_D15
Check voltage tolerance of DQ2 DQ6
DDR_A_D10 17 18 DDR_A_D11
VREF_DQ at the DIMM socket 19 DQ3 DQ7 20
Layout Note: VSS VSS

1
470_0402_5%
DDR_A_D29 21 22 DDR_A_D25
DQ8 DQ12
Place near JDIMM1 DDR_A_D28 23
DQ9 DQ13
24 DDR_A_D24

RD2
25 26
DDR_A_DQS#3 27 VSS VSS 28
DDR_A_DQS3 29 DQS1# DM1 30 DDR3_DRAMRST#

2
31 DQS1 RESET# 32
DDR_A_D30 33 VSS VSS 34 DDR_A_D27
DQ10 DQ14

0.1U_0402_25V6
DDR_A_D31 35 36 DDR_A_D26 1 2
+1.35V_MEM 37 DQ11 DQ15 38 <19> DDR3_DRAMRST# DDR3_DRAMRST#_CPU <9>
@ RD3 0_0402_5%
VSS VSS

@ CD6
DDR_A_D44 39 40 DDR_A_D45
DQ16 DQ20

1
DDR_A_D41 41 42 DDR_A_D40
43 DQ17 DQ21 44
VSS VSS
1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K
DDR_A_DQS#5 45 46

2
DDR_A_DQS5 47 DQS2# DM2 48
DQS2 VSS
1

1
49 50 DDR_A_D42
VSS DQ22
CD7

CD2

CD3

CD8

CD9

CD4

CD10

CD11
DDR_A_D43 51 52 DDR_A_D46
DDR_A_D47 53 DQ18 DQ23 54
2

2
55 DQ19 VSS 56 DDR_A_D52
VSS DQ28 CAD NOTE
DDR_A_D51 57 58 DDR_A_D53 PLACE THE CAP NEAR TO DIMM RESET PIN
DDR_A_D50 59 DQ24 DQ29 60
61 DQ25 VSS 62 DDR_A_DQS#6
63 VSS DQS3# 64 DDR_A_DQS6 +1.35V_MEM
65 DM3 DQS3 66
DDR_A_D49 67 VSS VSS 68 DDR_A_D54
DQ26 DQ30

1
1.8K_0402_1%
DDR_A_D48 69 70 DDR_A_D55
DQ27 DQ31

RD4
71 72
+1.35V_MEM VSS VSS

C +DIMM1_VREF_DQ +SM_VREF_DQ0 C
DDR_CKE0_DIMMA 73 74 DDR_CKE1_DIMMA
<8> DDR_CKE0_DIMMA DDR_CKE1_DIMMA <8>

2
75 CKE0 CKE1 76
VDD VDD
10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

330U_D3_2.5VY_R6M

77 78 DDR_A_MA15
DDR_A_BS2 79 NC A15 80 DDR_A_MA14 1 2
<8> DDR_A_BS2 81 BA2 A14 82 RD5 2_0402_1%
VDD VDD
1
@ CD13

@ CD16

0.022U_0402_16V7K
DDR_A_MA12 83 84 DDR_A_MA11
A12/BC# A11
1

1
CD12

CD14

CD15

CD17

CD18

CD19

CD20

1.8K_0402_1%
+ DDR_A_MA9 85 86 DDR_A_MA7
A9 A7

1
87 88
VDD VDD

1
RD6

CD21
DDR_A_MA8 89 90 DDR_A_MA6
2

DDR_A_MA5 91 A8 A6 92 DDR_A_MA4
93 A5 A4 94

2
DDR_A_MA3 95 VDD VDD 96 DDR_A_MA2

2
DDR_A_MA1 97 A3 A2 98 DDR_A_MA0
A1 A0

1
24.9_0402_1%
99 100
VDD VDD

RD7
M_CLK_DDR0 101 102 M_CLK_DDR1
<8> M_CLK_DDR0 103 CK0 CK1 104 M_CLK_DDR1 <8>
M_CLK_DDR#0 M_CLK_DDR#1
<8> M_CLK_DDR#0 105 CK0# CK1# 106 M_CLK_DDR#1 <8>
DDR_A_MA10 107 VDD VDD 108 DDR_A_BS1 DDR_A_BS1 <8>

2
DDR_A_BS0 109 A10/AP BA1 110 DDR_A_RAS#
<8> DDR_A_BS0 111 BA0 RAS# 112 DDR_A_RAS# <8>
DDR_A_WE# 113 VDD VDD 114 DDR_CS0_DIMMA#
<8> DDR_A_WE# 115 WE# S0# 116 DDR_CS0_DIMMA# <8>
DDR_A_CAS# M_ODT0
Layout Note: <8> DDR_A_CAS# 117 CAS# ODT0 118
VDD VDD
Place near DDR_A_MA13
DDR_CS1_DIMMA#
119
121 A13 ODT1
120
122
M_ODT1
+SM_VREF_CA_DIMM
JDIMM1.203,204 <8> DDR_CS1_DIMMA# 123 S1#
VDD
NC
VDD
124
125 126
127 TEST VREF_CA 128
VSS VSS

0.1U_0402_25V6

2.2U_0402_6.3V6M
DDR_A_D0 129 130 DDR_A_D5
DDR_A_D1 131 DQ32 DQ36 132 DDR_A_D4
DQ33 DQ37

1
CD22

CD23
133 134
DDR_A_DQS#0 135 VSS VSS 136
DDR_A_DQS0 137 DQS4# DM4 138

2
139 DQS4 VSS 140 DDR_A_D3
B +0.675V_DDR_VTT DDR_A_D2 141 VSS
DQ34
DQ38
DQ39
142 DDR_A_D7
+5V_ALW
DDR3L SODIMM ODT GENERATION B
DDR_A_D6 143 144
145 DQ35 VSS 146 DDR_A_D18
DDR_A_D21 147 VSS DQ44 148 DDR_A_D19 +1.35V_MEM QD1
DQ40 DQ45

1
0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

10U_0603_6.3V6M

10U_0603_6.3V6M

220K_0402_5%
DDR_A_D20 149 150 L2N7002WT1G_SC-70-3
DQ41 VSS

RD9
151 152 DDR_A_DQS#2
VSS DQS5#
1

153 154 DDR_A_DQS2 1 3 1 2 M_ODT0

S
DM5 DQS5
CD24

CD25

CD26

CD27

CD28

CD29

155 156 RD10 66.5_0402_1%


DDR_A_D17 157 VSS VSS 158 DDR_A_D22 1 2 M_ODT1
2

2
DDR_A_D16 159 DQ42 DQ46 160 DDR_A_D23 RD11 66.5_0402_1%

G
2
161 DQ43 DQ47 162 1 2
163 VSS VSS 164 M_ODT2 <19>
DDR_A_D36 DDR_A_D37 0.675V_DDR_VTT_ON RD12 66.5_0402_1%
DDR_A_D33 165 DQ48 DQ52 166 DDR_A_D32 1 2
167 DQ49 DQ53 168 M_ODT3 <19>
RD13 66.5_0402_1%
DDR_A_DQS#4 169 VSS VSS 170
DQS6# DM6

2
2M_0402_5%
DDR_A_DQS4 171 172
DQS6 VSS

@ RD14
173 174 DDR_A_D35
DDR_A_D34 175 VSS DQ54 176 DDR_A_D39
DDR_A_D38 177 DQ50 DQ55 178
179 DQ51 VSS 180 DDR_A_D63

1
DDR_A_D62 181 VSS DQ60 182 DDR_A_D59
DDR_A_D58 183 DQ56 DQ61 184
185 DQ57 VSS 186 DDR_A_DQS#7
187 VSS DQS7# 188 DDR_A_DQS7 +1.35V_MEM
189 DM7 DQS7 190
DDR_A_D60 191 VSS VSS 192 DDR_A_D56 UD1
DDR_A_D61 193 DQ58 DQ62 194 DDR_A_D57 1 5 1 2
195 DQ59 DQ63 196 NC VCC @ CD30 0.1U_0402_25V6
1 2 197 VSS VSS 198 2
199 SA0 EVENT# 200 <9> DDR_PG_CTRL A 4
@ RD15 0_0402_5% +3.3V_RUN 0.675V_DDR_VTT_ON
1 2 201 VDDSPD SDA 202 DDR_XDP_WAN_SMBDAT <7,9,19,20> 3 Y 0.675V_DDR_VTT_ON <42>
203 SA1 SCL 204 DDR_XDP_WAN_SMBCLK <7,9,19,20> GND
@ RD16 0_0402_5% +0.675V_DDR_VTT +0.675V_DDR_VTT
VTT VTT 74AUP1G07GW_TSSOP5
2.2U_0402_6.3V6M

0.1U_0402_25V6

205 206
207 GND1 GND2 208
BOSS1 BOSS2
1

A A
@ CD31

CD32

BELLW_80001-1021
2

DELL CONFIDENTIAL/PROPRIETARY
20130807 SP07000P700 CIS Link OK
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DDR3L
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 18 of 53
5 4 3 2 1
5 4 3 2 1

H=4mm
+DIMM2_VREF_DQ
Reverse Type
+1.35V_MEM +1.35V_MEM
JDIMM2 CONN@
<8> DDR_B_DQS#[0..7]
1 2
3 VREF_DQ VSS 4 DDR_B_D12
<8> DDR_B_D[0..63]

Vinafix.com
VSS DQ4

2.2U_0402_6.3V6M
DDR_B_D8 5 6 DDR_B_D9
DQ0 DQ5

0.1U_0402_25V6
DDR_B_D14 7 8
<8> DDR_B_DQS[0..7] DQ1 VSS
Note: 9 10 DDR_B_DQS#1
VSS DQS0#

1
Check voltage tolerance of 11 12 DDR_B_DQS1
<8> DDR_B_MA[0..15] DM0 DQS0

CD33

CD34
D 13 14 D
VREF_DQ at the DIMM socket VSS VSS
DDR_B_D10 15 16 DDR_B_D13

2
DDR_B_D11 17 DQ2 DQ6 18 DDR_B_D15
19 DQ3 DQ7 20 +1.35V_MEM
DDR_B_D28 21 VSS VSS 22 DDR_B_D25
DDR_B_D29 23 DQ8 DQ12 24 DDR_B_D24
DQ9 DQ13

1.8K_0402_1%
1
25 26
DDR_B_DQS#3 27 VSS VSS 28
DQS1# DM1

RD18
DDR_B_DQS3 29 30 DDR3_DRAMRST#
DQS1 RESET# DDR3_DRAMRST# <18>
31 32
VSS VSS +SM_VREF_CA_DIMM +SM_VREF_CA

0.1U_0402_25V6
DDR_B_D26 33 34 DDR_B_D30
Layout Note:

2
DDR_B_D27 35 DQ10 DQ14 36 DDR_B_D31
DQ11 DQ15

1
Place near JDIMM2

@ CD35
37 38
DDR_B_D40 39 VSS VSS 40 DDR_B_D45 1 2
DDR_B_D41 41 DQ16 DQ20 42 DDR_B_D44 RD19 2_0402_1%

2
DQ17 DQ21

0.022U_0402_16V7K
43 44
VSS VSS

1.8K_0402_1%
DDR_B_DQS#5 45 46
DQS2# DM2

1
DDR_B_DQS5 47 48
DQS2 VSS

1
RD20

CD36
49 50 DDR_B_D47
DDR_B_D46 51 VSS DQ22 52 DDR_B_D43
DDR_B_D42 53 DQ18 DQ23 54 CAD NOTE

2
+1.35V_MEM 55 DQ19 VSS 56 DDR_B_D61 PLACE THE CAP NEAR TO DIMM RESET PIN

2
DDR_B_D56 57 VSS DQ28 58 DDR_B_D60
DQ24 DQ29

1
24.9_0402_1%
DDR_B_D57 59 60
DQ25 VSS

RD21
61 62 DDR_B_DQS#7
VSS DQS3#
1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K

1U_0402_6.3V6K
63 64 DDR_B_DQS7
65 DM3 DQS3 66
VSS VSS
1

1
DDR_B_D59 67 68 DDR_B_D63

2
DQ26 DQ30
CD37

CD38

CD39

CD40

CD41

CD42

CD43

CD44
DDR_B_D58 69 70 DDR_B_D62
71 DQ27 DQ31 72
2

VSS VSS

DDR_CKE2_DIMMB 73 74 DDR_CKE3_DIMMB
<8> DDR_CKE2_DIMMB CKE0 CKE1 DDR_CKE3_DIMMB <8>
75 76
77 VDD VDD 78 DDR_B_MA15
C
DDR_B_BS2 79 NC A15 80 DDR_B_MA14 +1.35V_MEM C
<8> DDR_B_BS2 BA2 A14
81 82
VDD VDD

1
1.8K_0402_1%
DDR_B_MA12 83 84 DDR_B_MA11
+1.35V_MEM DDR_B_MA9 85 A12/BC# A11 86 DDR_B_MA7
87 A9 A7 88

RD22
DDR_B_MA8 89 VDD VDD 90 DDR_B_MA6
DDR_B_MA5 91 A8 A6 92 DDR_B_MA4 +DIMM2_VREF_DQ +SM_VREF_DQ1

2
A5 A4
10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

330U_D3_2.5VY_R6M

93 94
DDR_B_MA3 95 VDD VDD 96 DDR_B_MA2
DDR_B_MA1 97 A3 A2 98 DDR_B_MA0 1 2
A1 A0
1
@ CD46

@ CD47

99 100 RD23 2_0402_1%


VDD VDD
1

1
CD45

CD48

CD49

CD50

CD51

CD52

CD53

0.022U_0402_16V7K
+ M_CLK_DDR2 101 102 M_CLK_DDR3
<8> M_CLK_DDR2 CK0 CK1 M_CLK_DDR3 <8>

1.8K_0402_1%
M_CLK_DDR#2 103 104 M_CLK_DDR#3
<8> M_CLK_DDR#2 CK0# CK1# M_CLK_DDR#3 <8>

1
105 106
2

VDD VDD

1
RD24

CD54
DDR_B_MA10 107 108 DDR_B_BS1 DDR_B_BS1 <8>
DDR_B_BS0 109 A10/AP BA1 110 DDR_B_RAS#
<8> DDR_B_BS0 BA0 RAS# DDR_B_RAS# <8>
111 112

2
DDR_B_WE# 113 VDD VDD 114 DDR_CS2_DIMMB#
<8> DDR_B_WE# DDR_CS2_DIMMB# <8>

2
DDR_B_CAS# 115 WE# S0# 116 M_ODT2
<8> DDR_B_CAS# CAS# ODT0 M_ODT2 <18>

24.9_0402_1%
117 118
VDD VDD

1
DDR_B_MA13 119 120
A13 ODT1 M_ODT3 <18> +SM_VREF_CA_DIMM

RD25
DDR_CS3_DIMMB# 121 122
<8> DDR_CS3_DIMMB# S1# NC
123 124
125 VDD VDD 126
127 TEST VREF_CA 128

2
VSS VSS

0.1U_0402_25V6

2.2U_0402_6.3V6M
DDR_B_D4 129 130 DDR_B_D5
DDR_B_D1 131 DQ32 DQ36 132 DDR_B_D0
133 DQ33 DQ37 134
VSS VSS

1
CD55

CD56
DDR_B_DQS#0 135 136
DDR_B_DQS0 137 DQS4# DM4 138
Layout Note: 139 DQS4 VSS 140 DDR_B_D2

2
VSS DQ38
Place near DDR_B_D3
DDR_B_D7
141
143 DQ34 DQ39
142
144
DDR_B_D6

JDIMM2.203,204 145 DQ35


VSS
VSS
DQ44
146 DDR_B_D16
B DDR_B_D21 147 148 DDR_B_D17 B
DDR_B_D20 149 DQ40 DQ45 150
151 DQ41 VSS 152 DDR_B_DQS#2
153 VSS DQS5# 154 DDR_B_DQS2
155 DM5 DQS5 156
DDR_B_D22 157 VSS VSS 158 DDR_B_D19
+0.675V_DDR_VTT DDR_B_D23 159 DQ42 DQ46 160 DDR_B_D18
161 DQ43 DQ47 162
DDR_B_D36 163 VSS VSS 164 DDR_B_D37
DDR_B_D33 165 DQ48 DQ52 166 DDR_B_D32
167 DQ49 DQ53 168
VSS VSS
0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

10U_0603_6.3V6M

10U_0603_6.3V6M

DDR_B_DQS#4 169 170


DDR_B_DQS4 171 DQS6# DM6 172
DQS6 VSS
1

1
CD57

CD58

CD59

CD60

CD61

CD62

173 174 DDR_B_D34


DDR_B_D35 175 VSS DQ54 176 DDR_B_D38
DDR_B_D39 177 DQ50 DQ55 178
2

179 DQ51 VSS 180 DDR_B_D51


DDR_B_D52 181 VSS DQ60 182 DDR_B_D55
DDR_B_D49 183 DQ56 DQ61 184
185 DQ57 VSS 186 DDR_B_DQS#6
187 VSS DQS7# 188 DDR_B_DQS6
189 DM7 DQS7 190
DDR_B_D48 191 VSS VSS 192 DDR_B_D54
DDR_B_D53 193 DQ58 DQ62 194 DDR_B_D50
195 DQ59 DQ63 196
+3.3V_RUN 197 VSS VSS 198
199 SA0 EVENT# 200
+3.3V_RUN VDDSPD SDA DDR_XDP_WAN_SMBDAT <7,9,18,20>
2 1 201 202
SA1 SCL DDR_XDP_WAN_SMBCLK <7,9,18,20>
@ RD27 0_0402_5% +0.675V_DDR_VTT 203 204 +0.675V_DDR_VTT
VTT VTT
1
0_0402_5%
@ RD28

205 206
GND1 GND2
2.2U_0402_6.3V6M

0.1U_0402_25V6

207 208
BOSS1 BOSS2
1

1
@ CD63
2

CD64

BELLW_80001-1021
A A
2

20130807 SP07000P700 CIS Link OK


DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DDR3L
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 19 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D
CN38 1 2 0.01U_0402_16V7K SATA_PTX_DRX_P1_RP_C
<6> SATA_PTX_DRX_P1
CN37 1 2 0.01U_0402_16V7K SATA_PTX_DRX_N1_RP_C
<6> SATA_PTX_DRX_N1

<6> SATA_PRX_DTX_N1 CN36 1 2 0.01U_0402_16V7K SATA_PRX_DTX_N1_RP_C


<6> SATA_PRX_DTX_P1 CN35 1 2 0.01U_0402_16V7K SATA_PRX_DTX_P1_RP_C

Bypass SATA Repeater

+3.3V_RUN
+5V_HDD

1
100K_0402_5%

10U_0603_6.3V6M

0.1U_0402_25V6
@ RN1
+3.3V_RUN
Free Fall Sensor

1
CN1

CN2
C C

2
1
100K_0402_5%

2
FFS_INT2_Q UN1

RN2
LNG3DM

3
DMN66D0LDW-7_SOT363-6
+3.3V_RUN 10
1 RES 13

2
VDD_IO RES

QN1B
14 15
1 2 DDR_XDP_WAN_SMBDAT 5 VDD RES 16
RN3 2.2K_0402_5% 11 RES
<6,10> HDD_FALL_INT INT 1

DMN66D0LDW-7_SOT363-6
1 2 DDR_XDP_WAN_SMBCLK FFS_INT2 9 5

4
INT 2 GND

6
RN4 2.2K_0402_5% 12
7 GND
SDO/SA0

QN1A
6
<7,9,18,19> DDR_XDP_WAN_SMBDAT SDA / SDI / SDO
+3.3V_HDD FFS_INT2 2 4
<12> FFS_INT2 <7,9,18,19> DDR_XDP_WAN_SMBCLK SCL/SPC 2
8 NC 3

1
1 2 HDD_DEVSLP CS NC
@ RN5 10K_0402_5% LNG3DMTR_LGA16_3X3

B +5V_HDD +3.3V_HDD B
JSATA1
1
SATA_PTX_DRX_P1_RP_C 2 1
2
1000P_0402_50V7K

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

SATA_PTX_DRX_N1_RP_C 3
4 3
4
1

1
CN13

CN14

@ CN15

CN16

SATA_PRX_DTX_N1_RP_C 5
SATA_PRX_DTX_P1_RP_C 6 5
7 6
2

+3.3V_HDD 8 7
9 8
10 9
11 10
<12> HDD_DEVSLP 12 11
HDD_DET# 13 12
<6> HDD_DET# 14 13
@ PJP5 15 14
1 2 +5V_HDD 16 15
Place near HDD CONN +5V_RUN
17 16 21
PAD-OPEN1x1m 18 17 GND1 22
FFS_INT2_Q 19 18 GND2 23
20 19 GND3 24
20 GND4

E-T_0870K-F20C-22L
CONN@

20131025 link SP01001GG00


A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT HDD CONN
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 20 of 53
5 4 3 2 1
2 1

+5V_RUN_AUDIO +1.5V_RUN +3.3V_RUN_AUDIO +5V_RUN_AUDIO

1W x 1ch, 4ohm (Transducer spec is 8Ohm/0.5Watt per unit, there are two transducer units in one speaker box.)

1
0_0805_5%
place close to pin27
Internal Speakers Header

0_0603_5%
@ RA3

0_0603_5%
@ RA4

@ RA39
LA5
+VDDA_AVDD1 1 2

0.1U_0402_25V6

10U_0603_6.3V6M
40 mils trace keep 20 mil spacing CONN@ +3.3V_RUN_AUDIO BLM15PX600SN1D_2P

Vinafix.com
JSPK1 CA11 close to pin9

2
1

1
INT_SPK_L+ EMC@ LA6 1 2 BLM15PX330SN1D_2P INT_SPKR_L+ 1 CA10 close to pin3 place close to pin40
1

CA8

CA9
INT_SPK_L- EMC@ LA7 1 2 BLM15PX330SN1D_2P INT_SPKR_L- 2 +1.5V_RUN_AUDIO
2

4.7U_0603_6.3V6K

0.1U_0402_25V6

0.1U_0402_25V6
INT_SPK_R+ EMC@ LA8 1 2 INT_SPKR_R+ 3

4.7U_0603_6.3V6K
BLM15PX330SN1D_2P

2
INT_SPK_R- EMC@ LA9 1 2 BLM15PX330SN1D_2P INT_SPKR_R- 4 3
1 place close to pin38

1
4

CA10

CA11
5
GND1

CA50

CA16

0.1U_0402_25V6
6

4.7U_0603_6.3V6K
GND2 place close to pin41 place close to pin46

3
L03ESDL5V0CC3-2_SOT23-3

L03ESDL5V0CC3-2_SOT23-3
1

1
2

@EMC@ DA6

@EMC@ DA7

0.1U_0402_25V6

0.1U_0402_25V6
10U_0603_6.3V6M

10U_0603_6.3V6M
UA1

CA17

CA18
E-T_4280K-F04N-05L 1 27 1 1
<35> EN_I2S_NB_CODEC#

1
I2S I/F Float AVDD1
@EMC@ CA22

@EMC@ CA23

@EMC@ CA19

@EMC@ CA24

40

2
AVDD2 2
1000P_0402_50V7K

1000P_0402_50V7K

1000P_0402_50V7K

1000P_0402_50V7K

CA45

CA46

CA47

CA48
20130726 CIS Link OK
1

3 38 +VDDA_PVDD

2
DVDD_IO CPVDD 41 2 2
PVDD1 46 +5V_RUN_PVDD
2

9 PVDD2

1
DVDD 13 AUD_SENSE_A
HP/MIC1 JD(JD1) 14 AUD_SENSE_B For Bo noise issue
I2S_IN/I2S_OUT JD(JD2) 22 1 2
TV Mode/LINE1-JD (JD3) +3.3V_RUN_AUDIO
PCH_AZ_CODEC_BITCLK 6 @ RA45 0_0402_5%
<6> PCH_AZ_CODEC_BITCLK BCLK SLEEVE/RING2 please keep 40 mils trace width
PCH_AZ_CODEC_SDOUT 5 28 RING2 +VREFOUT
<6> PCH_AZ_CODEC_SDOUT SDATA-OUT LINE1-L(PORT-C-L)/RING2 RING2 <32>
Close to UA1 29 SLEEVE
10 LINE1-R(PORT-C-R)/SLEEVE 23 SLEEVE <32> RING2 1 2
B <6> PCH_AZ_CODEC_SYNC SYNC LINE1-VREFO +VREFOUT B
Place RA9 close to UA1 1 2 2.2K_0402_5% RA5
1 2 PCH_AZ_SDIN0_R 8 31 CA25 10U_0603_6.3V6M SLEEVE 1 2
<6> PCH_AZ_CODEC_SDIN0 RA9 33_0402_5% SDATA-IN MIC-CAP 33 AUD_OUT_L 1 2 AUD_HP_OUT_L 2.2K_0402_5% RA6
PCH_AZ_CODEC_RST# 11 HPOUT-L(PORT-A-L) 32 AUD_OUT_R RA7 1 2 24.9_0402_1% AUD_HP_OUT_R AUD_HP_OUT_L <32>
<6> PCH_AZ_CODEC_RST# RESET# HPOUT-R(PORT-A-R) AUD_HP_OUT_R <32>
RA8 24.9_0402_1%
42 INT_SPK_L+ AUD_HP_OUT_L/ AUD_HP_OUT_Rplease keep 15 mils trace width
SPK-OUT-L+ 43 INT_SPK_L-
1 2 I2S_MCLK 15 SPK-OUT-L- +VREFOUT
<34> DAI_12MHZ# EMC@ RA30 22_0402_5% I2S_MCLK 45 INT_SPK_R+
Close to UA1 pin6 SPK-OUT-R+ place close to pin12

1U_0603_10V4Z
1 2 I2S_BCLK 16 44 INT_SPK_R- 2 1 1 2
<34> DAI_BCLK# I2S_SCLK SPK-OUT-R- SPKR <12>

@
EMC@ RA31 22_0402_5% CA27 0.1U_0402_25V6 RA12 1K_0402_5%

CA26
PCH_AZ_CODEC_BITCLK 1 2 I2S_DO Place RA32 close to codec 17 12 AUD_PC_BEEP 2 1 1 2
<34> DAI_DO# I2S_DOUT PCBEEP BEEP <36>
@EMC@ RA17

RA32 33_0402_5% CA28 0.1U_0402_25V6 RA13 1K_0402_5%

2
18
1

<34> DAI_LRCK# I2S_LRCK


33_0402_5%

2 DMIC_CLK_L 1 2 DMIC_CLK
24 GPIO0/DMIC-CLK 4 EMC@ RA14 33_0402_5% DMIC_CLK <23>
<34> DAI_DI I2S_DIN GPIO1/DMIC-DATA12 47
SPDIF-OUT/DMIC-DATA34/GPIO2 DMIC0 <23>
GMLK no single MIC
2

BCLK: Audio serial data bus bit clock input/output MIC1_L 19


MIC1-L(PORT-B-L)
15P_0402_50V8J
@EMC@ CA33

LRCK: Audio serial data bus word clock input/output DMIC_CLK


MIC1_R 20

@EMC@
Place CA29 close to Codec
1

MIC1-R(PORT-B-R)

22P_0402_50V8J
35
CBN

1
AUD_NB_MUTE# 48 36 2 1
<35> AUD_NB_MUTE#
2

EAPD+PD CBP

1U_0603_10V6K

CA30
CA29 1U_0603_10V6K

2
34 2 1

1
1 2 21 CPVEE 25 CA49 2 1 1U_0603_10V6K
+3.3V_RUN_AUDIO LDO1-CAP VREF

CA31
RA18 10K_0402_5% 39 CA35 2.2U_0402_6.3V6M
7 LDO2-CAP 30 +MIC1_VREF_OUT

2
LDO3-CAP MIC1-VREFO 26

1
AVSS1

100K_0402_5%

4.7U_0603_6.3V6K
CA51

4.7U_0603_6.3V6K
CA52

4.7U_0603_6.3V6K
CA53
49 37 place close to pin2
GND AVSS2

RA44
Verb table configures as 1 JD mode with
ALC3235-CG_MQFN48_6X6
internal 47K pull high to save external rBOM.

2
2
AUD_SENSE_A
Place closely to Pin 13. @ PJP9
+5V_RUN 1 2 +5V_RUN_AUDIO

RB751S40T1G_SOD523-2

RB751S40T1G_SOD523-2
PAD-OPEN1X2m

2
L2N7002WT1G_SC-70-3

@ PJP10

DA4

DA5
1 2
+3.3V_RUN +3.3V_RUN_AUDIO
1

D
QA1

2
AUD_HP_NB_SENSE <32,35>

2 1

2 1
0.1U_0402_25V6

4.7K_0402_5%

4.7K_0402_5%
G PAD-OPEN1x1m
1

S
3

CA41
@

RA24

RA25
place at AGND and DGND plane
Add for solve
2

pop noise and


1 2
detect issue HP-Out-Right Nokia-MIC

1
CA43
RA35 @EMC@ MIC1_L 1 2 AUD_HP_OUT_L
0_0402_5%
HP-Out-Left iPhone-MIC
1 2 CA44 4.7U_0603_6.3V6K
MIC1_R 1 2 AUD_HP_OUT_R
RA36 @EMC@ @ PJP6
0_0402_5% 1 2 4.7U_0603_6.3V6K
AUD_SENSE_B 1 2 +3.3V_RUN_AUDIO 1 2
RA38 100K_0402_5%
Place closely to Pin 14 for DOCK only RA37 @EMC@ PAD-OPEN1x2m
0_0402_5%
1

1
100K_0402_5%

200K_0402_5%

Global Headset
RA28

RA27

+3.3V_RUN_AUDIO +3.3V_RUN_AUDIO

Combo Jack
100K_0402_5%
1

1
100K_0402_5%
2

2
RA29

RA26
6

3
2

A A
2 5
<35> DOCK_HP_DET DOCK_MIC_DET <35>
QA3A QA3B SLEEVE
DMN66D0LDW-7_SOT363-6 DMN66D0LDW-7_SOT363-6
1

+RTC_CELL
1
100K_0402_5%
RA21
3
DMN66D0LDW-7_SOT363-6

5
QA2B

6
4

DMN66D0LDW-7_SOT363-6

2 AUD_NB_MUTE#
QA2A

Digital Mic (Goliad MLK no single Mic)

DELL CONFIDENTIAL/PROPRIETARY
Realtek feedback
Compal Electronics, Inc.
Prevent the Noise from Combo Jack PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
while system entry into S3 / S4 /S5 TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Codec _ALC3235
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 21 of 53
2 1
2 1

+1.05V_RUN_VMM
+3.3V_RUN_VDDA +3.3V_RUN_VMM
LV25
LV22 UV8B
1 2 +1.05V_VMM_VDD E6 3.3V Analog H5 1 2
BLM15PX181SN1D_2P E7 VDD VDDRX_33 C10 BLM15PX181SN1D_2P

Vinafix.com
VDD VDDTX0_33

10U_0603_6.3V6M

0.1U_0402_25V6

0.1U_0402_25V6

0.01U_0402_16V7K

0.01U_0402_16V7K

0.01U_0402_16V7K

0.01U_0402_16V7K

10U_0603_6.3V6M
E8 H12
VDD VDDTX1_33

0.1U_0402_25V6
E9 K6
VDD VGA_AVDD33

1
H6 K7
VDD VGA_AVDD33

CV82

CV83

CV84

CV85

CV86

CV98

CV99

CV100

CV101
H7 UV8A
VDD

1V Digital
H8 0.1U_0402_10V7K 1 2 CV102 VMM2320_P0_C G1 B7

2
H9 VDD C5 <26> VMM2320_P0 1 2 G2 RxP0 Tx0P0 A7 DPC_LANE_P0 <34>
0.1U_0402_10V7K CV103 VMM2320_N0_C
VDD VSS D5 <26> VMM2320_N0 1 2 F1 RxN0 Tx0N0 B8 DPC_LANE_N0 <34>
0.1U_0402_10V7K CV104 VMM2320_P1_C
E3 VSS D6 <26> VMM2320_P1 1 2 F2 RxP1 Tx0P1 A8 DPC_LANE_P1 <34>
0.1U_0402_10V7K CV105 VMM2320_N1_C
G3 VDDRX VSS D7 <26> VMM2320_N1 1 2 VMM2320_P2_C E1 RxN1 Tx0N1 B9 DPC_LANE_N1 <34>
0.1U_0402_10V7K CV106
VDDRX VSS D8 <26> VMM2320_P2 1 2 E2 RxP2 Tx0P2 A9 DPC_LANE_P2 <34>
0.1U_0402_10V7K CV107 VMM2320_N2_C
C8 VSS D9 <26> VMM2320_N2 1 2 D1 RxN2 Tx0N2 B10 DPC_LANE_N2 <34>
0.1U_0402_10V7K CV108 VMM2320_P3_C
C9 VDDTX0 VSS D10 <26> VMM2320_P3 1 2 D2 RxP3 Tx0P3 A10 DPC_LANE_P3 <34>
0.1U_0402_10V7K CV109 VMM2320_N3_C
VDDTX0 VSS <26> VMM2320_N3 RxN3 Tx0N3 DPC_LANE_N3 <34>
1U_0603_10V6K

0.1U_0402_25V6

0.01U_0402_16V7K
F12 D11 0.1U_0402_10V7K 1 2 CV110 VMM2320_AUX_C H1 A14
G12 VDDTX1 VSS E4 <26> VMM2320_AUX 1 2 VMM2320_AUX#_C H2 RxAUXP CAD0 B11 SW_DPC_AUX DPC_CA_DET <26,34>
0.1U_0402_10V7K CV111
VDDTX1 VSS <26> VMM2320_AUX# RXAUXN Tx0AUXP SW_DPC_AUX <26>
1

1
E11 SRCDET C2 A11 SW_DPC_AUX#
VSS RxSRCDET Tx0AUXN SW_DPC_AUX# <26>
CV87

CV88

CV89
J3 F4 J1 B12 VMM_DPC_CTRLCLK
VDDLP VSS F5 <26> VMM2320_HPD RxHPD Tx0DDCSCL A12 VMM_DPC_CTRLDAT VMM_DPC_CTRLCLK <26>
2

E5 VSS F6 Tx0DDCSDA A6 VMM_DPC_CTRLDAT <26>


+1.05V_RUN_VMM VDDLP VSS F7 Tx0HPD DPC_DOCK_HPD <34>
LV23 H3 VSS 2 1 A13 E13
VMM_GPIO9
1 2 F3 NC F8 <9> PLTRST_VMM2320# RSTN_IN Tx1P0 E14 DPB_LANE_P0 <34>
+1.05V_VMM_VDDTX 1M_0402_5% RV73 @
BLM15PX181SN1D_2P D3 VDDRXA1 VSS F9 2 1 SW_DPC_AUX B5 Tx1N0 F13 DPB_LANE_N0 <34>
VDDRX VSS +3.3V_RUN_VDDIO VDDIO Tx1P1 DPB_LANE_P1 <34>
10U_0603_6.3V6M

0.1U_0402_25V6

0.01U_0402_16V7K

0.01U_0402_16V7K

F10 1M_0402_5% RV74 B6 F14

1 V Analog
E10 VSS F11 2 1 SW_DPB_AUX VMM_SPI_WP# B1 VDDIO Tx1N1 G13 DPB_LANE_N1 <34>
NC VSS NC Tx1P2
1

DPB_LANE_P2 <34>
CV90

CV91

CV92

CV93

B C7 G4 1M_0402_5% RV75 G14 B


C6 VDDTX0A1 VSS G5 2 1 RED_DOCK Tx1N2 H13 DPB_LANE_N2 <34>
VDDTX0A2 VSS 150_0402_1% RV76 VMM_SPI_CS# A4 Tx1P3 H14 DPB_LANE_P3 <34>
2

H11 G6 2 1 GREEN_DOCK VMM_SPI_CLK B3 SPICS Tx1N3 M14 DPB_LANE_N3 <34>


E12 NC VSS G7 150_0402_1% RV77 VMM_SPI_DIN B4 SPICLK CAD1 J13 SW_DPB_AUX DPB_CA_DET <26,34>
D12 VDDTX1A1 VSS G8 2 1 A3 SPIDI Tx1AUXP J14 SW_DPB_AUX <26>
BLUE_DOCK VMM_SPI_DO SW_DPB_AUX#
VDDTX1A2 VSS G9 SPIDO Tx1AUXN K13 SW_DPB_AUX# <26>
150_0402_1% RV78 VMM_DPB_CTRLCLK
J10 VSS G10 2 1 LP_CTL Tx1DDCSCL L14 VMM_DPB_CTRLDAT VMM_DPB_CTRLCLK <26>
+3.3V_RUN_VMM K8 VGA_AVDD VSS G11 D14 Tx1DDCSDA K14 VMM_DPB_CTRLDAT <26>
100K_0402_5% RV79 @
LV24 K9 VGA_AVDD VSS H4 D13 GPIO0 Tx1HPD DPB_DOCK_HPD <34>
1 2 +3.3V_RUN_VDDIO K10 VGA_AVDD VSS D4 C14 GPIO1 L9
BLM15PX181SN1D_2P VGA_AVDD VSS C13 GPIO2 VGA_VSYNC M9 VSYNC_DOCK <34>
GPIO3 VGA_HSYNC HSYNC_DOCK <34>
10U_0603_6.3V6M

0.1U_0402_25V6

0.01U_0402_16V7K

0.01U_0402_16V7K

J2 VMM_GPIO4 B14 M6
VDDSA J5 VMM_GPIO5 B13 GPIO4 VGA_RP L6 RED_DOCK <34>
VSS GPIO5 VGA_RN
1

C3 J11 VMM_GPIO6 C1 M7
VDDHRX_33 VSS GPIO6 VGA_GP GREEN_DOCK <34>
CV94

CV95

CV96

CV97

C4 J12 VMM_GPIO7 M12 L7


VDDHRX_33 VSS GPIO7 VGA_GN

3.3V IO
C11 K5 +3.3V_RUN_VMM VMM_GPIO8 M13 M8
2

C12 VDDHTX0_33 VSS H10 VMM_GPIO9 L3 NC VGA_BP L8 BLUE_DOCK <34>


K3 VDDIO VGA_AVSS J6 2 1 LP_CTL LP_CTL B2 NC VGA_BN L4
K4 VDDIO VGA_AVSS J7 2.2K_0402_5% RV516 @ A5 LP_CTL VGA_SCL M4 CLK_DDC2_DOCK <34>
K11 VDDIO VGA_AVSS J8 LP_EN VGA_SDA DAT_DDC2_DOCK <34>
K12 VDDIO VGA_AVSS J9
J4 VDDIO VGA_AVSS M3 VMM2320_VGA_DET
+3.3V_RUN_VDDA VDDXT3V VGA_DET
K2 M5 VMM2320_VGA_IREF
RX_STS VGA_IREF

1
1M_0402_5%
VMM3320BJGR_BGA168 L2 L5 VMM2320_VGA_NC @ T108PAD~D
M1 TX0_STS NC
TX1_STS

RV80
M2 A1 I2C1_SDA_VMM
TX2_STS SSDA A2 I2C1_SCL_VMM
YV2 SSCL

2
27MHZ_12PF_X1E000021042600 M11
1 3 1 2 CLK_27M_IN K1 NC M10
IN OUT RV81 2.2K_0402_5% XIN RxDDCSDA L12
2 4 NC L13
GND GND NC

22P_0402_50V8J

18P_0402_50V8J
CLK_27M_OUT L1 L11
XOUT NC L10 +3.3V_RUN_VMM
RxDDCSCL

1
CV115

CV113
VMM3320BJGR_BGA168 VMM_SPI_WP# 2 1

2
2.2K_0402_5% RV517 @
VMM_GPIO4 2 1
2.2K_0402_5% RV518 @
VMM_GPIO5 2 1
2.2K_0402_5% RV519 @

VMM_GPIO8 RV14 1 2 2.2K_0402_5%

VMM_GPIO7 RV15 1 2 2.2K_0402_5%

Goliad MLK should be use DOCKED to control TPS22966


Huston 14"/15" use jumper +1.05V_RUN_VMM
SW_DPB_AUX#
1M_0402_5%
VMM_GPIO6
1

1
2

2
RV82

2.2K_0402_5% RV83
SRCDET 1 2
1

1M_0402_5% RV84
PJP28
PAD-OPEN1x1m RPV1
+1.05V_RUN VMM_DPB_CTRLDAT 1 8
@
VMM_DPB_CTRLCLK 2 7
UV13 EEPROM +3.3V_RUN_VMM 3 6
2

1 14 +1.05V_VMM_UV10 1 2 4 5
2 VIN1 VOUT1 13 CV114
CV518 0.1U_0402_10V7K
VIN1 VOUT1 1 2 2.2K_0804_8P4R_5%
3 12 1 2 RPV2
<28,31,35> DOCKED ON1 CT1 1 8
CV116 470P_0402_50V7K UV9 0.1U_0402_25V6 I2C1_SDA_VMM
4 11 VMM_SPI_CS# 1 8 I2C1_SCL_VMM 2 7
+5V_ALW VBIAS GND CS# VCC
VMM_SPI_DIN 2 7 VMM_SPI_HOLD VMM_DPC_CTRLDAT 3 6
DOCKED 5 10 1 2 VMM_SPI_WP# 3 DO(IO1) HOLD#(IO3) 6 VMM_SPI_CLK VMM_DPC_CTRLCLK 4 5
ON2 CT2 CV117 470P_0402_50V7K 4 WP#(IO2) CLK 5 VMM_SPI_DO
6 9 @ PJP27 GND DI(IO0) 2.2K_0804_8P4R_5%
+3.3V_RUN VIN2 VOUT2
7 8 +3.3V_VMM_UV10 1 2 +3.3V_RUN_VMM W25X10CVSNIG_SO8 SW_DPC_AUX# 1 2
VIN2 VOUT2 1M_0402_5% RV85
15 VMM_SPI_CS# 2 1
GPAD PAD-OPEN1x1m 10K_0402_5% RV86
0.1U_0402_10V7K

TPS22966DPUR_SON14_2X3 VMM_SPI_HOLD 2 1
2

2.2K_0402_5% RV87
CV118

A VMM2320_VGA_DET 2 1 A
10K_0402_5% RV88
1

+3.3V_RUN_VMM VMM2320_VGA_IREF 1 2
3.74K_0402_1% RV89
1
10_0402_5%
@ RV702

+3.3V_ALW
2

+1.05V_RUN +1.05V_RUN_VMM
1
100K_0402_5%
@ RV701

@ PJP24
1 2
DMN66D0LDW-7_SOT363-6
3

PAD-OPEN1x1m
2

@ QV700B

+3.3V_RUN +3.3V_RUN_VMM
@ PJP25 DOCKED# 5
1 2
DMN66D0LDW-7_SOT363-6

4
6

@ QV700A

PAD-OPEN1x1m

DOCKED 2
1

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DP 1.2 MST HUB
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 22 of 53
2 1
5 4 3 2 1

+5V_TSP
CONN@
JEDP1 LV27EMC@
20130808 link OK 1 4 3
1 2 4 3 USBP4- <11>
USBP4_D-
2 3 USBP4_D+
3 4 1 2
4 5 1 2 USBP4+ <11>
5 6 TOUCH_PANEL_INTR# <6,12>
DLW21HN900HQ2L_4P
6 7
7 DMIC0 <21>

3
AZC199-02SPR7G_SOT23-3
8
8
Vinafix.com

@EMC@ DV4
9
9 10 DMIC_CLK <21>
10 +3.3V_RUN
11
11 +3.3V_CAM

100P_0402_50V8J
@EMC@ CA5

100P_0402_50V8J
@EMC@ CA6
12 USBP5_D-
D 12 13 USBP5_D+ D
13
LED CONN

1
14
14 15 CAM_MIC_CBL_DET# <10,12>
15 16 pin15 connect to GND (loopback)

1
16 17 JLED1
17 +BL_PWR_SRC
18 1
18 +5V_ALW 1
19 ESD depop location 2
19 20 <39> BATT_WHITE_LED# 3 2
20 21 <39> BATT_YELLOW_LED# 3
EMC@ LV1 1 2 BIA_PWM 4
21 22 <39> PANEL_HDD_LED# 5 4
DISP_ON BLM15BB221SN1D_2P~D
22 23 <39> BREATH_WHITE_LED# 6 5
23 24 7 6
24 25 8 GND
25 26 GND
26 27 EDP_CPU_HPD <10>
E-T_4260K-Q06N-23L
27 28 CONN@
28 29
29 30 LCD_TST <35>
30 20130726 same as Goliad
31
31 +LCDVDD
32
32 33 EDP_CPU_AUX#_C CV1 2 1 0.1U_0402_10V7K
33 34 EDP_CPU_AUX# <10>
EDP_CPU_AUX_C CV2 2 1 0.1U_0402_10V7K
34 35 EDP_CPU_AUX <10>
EDP_CPU_LANE_P0_C CV3 2 1 0.1U_0402_10V7K
41 35 36 EDP_CPU_LANE_P0 <10>
EDP_CPU_LANE_N0_C CV4 2 1 0.1U_0402_10V7K
42 G1 36 37 EDP_CPU_LANE_N0 <10>
EDP_CPU_LANE_P1_C CV5 2 1 0.1U_0402_10V7K
43 G2 37 38 EDP_CPU_LANE_P1 <10>
EDP_CPU_LANE_N1_C CV6 2 1 0.1U_0402_10V7K
44 G3 38 39 EDP_CPU_LANE_N1 <10>
45 G4 39 40
G5 40 LCD_CBL_DET# <12>
ACES_50398-04041-001

C
For Touchscreen C

+BL_PWR_SRC +LCDVDD +3.3V_CAM +5V_TSP +3.3V_RUN +5V_RUN +5V_TSP +5V_RUN


QV8
0.1U_0603_50V7K

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_16V4Z

0.1U_0402_25V6
LP2301ALT1G_SOT23-3

1
47K_0402_5%
1

1
@

@
1 3

S
CV7

CV8

CZ1

CZ2

CA7

RV6
2

G
2

2
Close to JEDP1.24~27 Close to JEDP1.11,12 Close to JEDP1.33 Close to JEDP1.40 Close to JEDP1.1

L2N7002WT1G_SC-70-3
1
DV1 DV2 D

QV7
2
3 EDP_BIA_PWM 3 <12> 3.3V_TS_EN
G
EDP_BIA_PWM <10> PANEL_BKLEN <10>
S

3
BIA_PWM 1 DISP_ON 1
2 BIA_PWM_EC 2
BIA_PWM_EC <36> PANEL_BKEN_EC <35>
1
4.7K_0402_5%

4.7K_0402_5%
1

BAT54CW_SOT323-3 BAT54CW_SOT323-3
RV1

RV2
2

B B

WebCAM Backlight POWER +BL_PWR_SRC


LCDVDD POWER +LCDVDD
+3.3V_ALW
+PWR_SRC QV1 @ CV9 UV24
2 1 1
+3.3V_CAM +3.3V_RUN 6 VOUT 5
D

4 5 10U_0603_6.3V6M VIN
S

QZ1 2 DV3 2
GND
1000P_0402_50V7K

0.01U_0402_16V7K
LP2301ALT1G_SOT23-3 1 4
VIN

@
270K_0402_5%

0.1U_0603_50V7K

2
G

<35> LCD_VCC_TEST_EN
1

CV10
1 3 AO6405_TSOP6 1 EN_LCDPWR 3
D

EN
1

1
CV11

RV4

CV12

3 AP2821KTR-G1_SOT23-5

2
<10,36> ENVDD_PCH

2
100K_0402_5%
G
2

RV3
2nd source SA000028Y10
2

BAT54CW_SOT323-3
<12> 3.3V_CAM_EN#
PWR_SRC_ON

1
QV2
L2N7002WT1G_SC-70-3

1 2 1 3
D

change back to CCD_OFF at Goliad project RV5 47K_0402_5%


LZ1 EMC@
1 2 USBP5_D+
G
2

<11> USBP5+ 1 2

A 4 3 USBP5_D- A
<11> USBP5- 4 3 <36> EN_INVPWR
DLW21HN900HQ2L_4P

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT eDP CONN & Touch screen
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 23 of 53
5 4 3 2 1
5 4 3 2 1

+VHDMI_VCC +5V_RUN

Vinafix.com

0.1U_0402_16V4Z
<25> HDMI_CLK_AUX HDMI_CLK_AUX 1 2
RV7 2.2K_0402_5%
D D

1
@
<25> HDMI_DAT_AUX# HDMI_DAT_AUX# 1 2

CV24
RV9 2.2K_0402_5%

1
+VHDMI_VCC

IN

AP2330W-7_SC59-3
UV10

0.1U_0402_10V7K

10U_0603_6.3V6M
1

CV27
GND

OUT

@ CV30
EMC@ LV3
HDMI_LANE_P3 4 3 TMDS_CON_CLK
<25> HDMI_LANE_P3

2
4 3

3
<25> HDMI_LANE_N3
HDMI_LANE_N3 1
1
DLW21HN900HQ2L_4P
2
2 TMDS_CON_CLK#
HDMI connector
EMC@ LV6
HDMI_LANE_P2 4 3 TMDS_CON_P2 JHDMI1 CONN@
<25> HDMI_LANE_P2 4 3 19
<25> HDMI_HPD 18 HP_DET
HDMI_LANE_N2 1 2 TMDS_CON_N2 17 +5V
<25> HDMI_LANE_N2 1 2 +3.3V_RUN DDC/CEC_GND
HDMI_DAT_AUX# 16
DLW21HN900HQ2L_4P HDMI_CLK_AUX 15 SDA
14 SCL
EMC@ LV10 2 1 HDMI_CEC 13 Reserved
HDMI_LANE_P1 4 3 TMDS_CON_P1 10K_0402_5% @ RV8 TMDS_CON_CLK# 12 CEC 20
<25> HDMI_LANE_P1 4 3 CK- GND
11 21
TMDS_CON_CLK 10 CK_shield GND 22
HDMI_LANE_N1 1 2 TMDS_CON_N1 TMDS_CON_N0 9 CK+ GND 23
<25> HDMI_LANE_N1 1 2 D0- GND
8
DLW21HN900HQ2L_4P TMDS_CON_P0 7 D0_shield
TMDS_CON_N1 6 D0+
D1-
C EMC@ LV12 TMDS_CON_P1
5
4 D1_shield C
HDMI_LANE_P0 4 3 TMDS_CON_P0 TMDS_CON_N2 3 D1+
<25> HDMI_LANE_P0 4 3 D2-
2
TMDS_CON_P2 1 D2_shield
HDMI_LANE_N0 1 2 TMDS_CON_N0 D2+
<25> HDMI_LANE_N0 1 2 LCN_AUF05-1922S10-0019
DLW21HN900HQ2L_4P

20130726 2nd AUF05-1922S10-0019 CIS Link OK

+3.3V_RUN

0.1U_0402_16V4Z
@
1 +VDISPLAY_VCC

CV510

.01U_0402_16V7K
1
UV501
2
1

IN
2 1 mDP_LANE_P3_C
<10> DDI2_LANE_P3

CV509
CV501 0.1U_0402_10V7K
2 1 mDP_LANE_N3_C
B AUX/DDC SW for DDI1 to Mini DP <10> DDI2_LANE_N3
CV502

2
0.1U_0402_10V7K

1 mDP_LANE_P2_C
2
B

GND

OUT
<10> DDI2_LANE_P2
+3.3V_RUN CV503 0.1U_0402_10V7K
2 1 mDP_LANE_N2_C
<10> DDI2_LANE_N2
1 2 CV504 0.1U_0402_10V7K AP2337SA-7_SOT23-3

3
CV511
0.1U_0402_25V6
<10> DDI2_LANE_P1
CV505
2

2
1 mDP_LANE_P1_C
0.1U_0402_10V7K
1 mDP_LANE_N1_C
mDP connector
<10> DDI2_LANE_N1
UV502 CV506 0.1U_0402_10V7K CONN@
CV512 1 14 JmDP1
2 1 SW_mDP_AUX_C 2 BE0 VCC 13 2 1 mDP_LANE_P0_C 20
<10> CPU_DPC_AUX A0 BE3 <10> DDI2_LANE_P0 DP_PWR
CV507 0.1U_0402_10V7K 19
0.1U_0402_10V7K mDP_AUX_C 3 12 2 1 mDP_LANE_N0_C mDP_AUX#_C 18 GND
B0 A3 CPU_DPC_CTRLCLK <10> <10> DDI2_LANE_N0 AUX_CH-
CV508 0.1U_0402_10V7K mDP_LANE_N2_C 17
CV513 4 11 mDP_AUX_C 16 LAN2-
2 1 SW_mDP_AUX#_C 5 BE1 B3 10 mDP_LANE_P2_C 15 AUX_CH+
<10> CPU_DPC_AUX# A1 BE2 LAN2+
0.1U_0402_10V7K 14
mDP_AUX#_C 6 9 13 GND
B1 A2 CPU_DPC_CTRLDAT <10> GND
mDP_LANE_N3_C 12
7 8 mDP_LANE_N1_C 11 LAN3- 21
GND B2 mDP_LANE_P3_C 10 LAN1- GND 22
PI3C3125LEX_TSSOP14~D mDP_LANE_P1_C 9 LAN3+ GND 23
8 LAN1+ GND 24
+5V_RUN +3.3V_RUN 7 GND GND
DPB_MB_P14 6 GND
mDP_LANE_N0_C 5 CA_DET
+3.3V_RUN 1 2 mDP_AUX#_C mDP_CA_DET 4 LAN0-
RV501 100K_0402_5% mDP_LANE_P0_C 3 CFG1
LAN0+
100K_0402_5%

1 2 mDP_AUX_C mDP_HPD 2
HP_DET
1

RV502 100K_0402_5% 1
GND
RV507

1 2 DPB_MB_P14
RV503 5.1M_0402_5% FOX_3V112M1-RA4A2-7H
2
G

2 1 mDP_CA_DET
A RV504 1M_0402_5%
A
2

3 1 mDP_HPD 1 2 mDP_HPD
mDP_CA_DET# <10> DPC_HPD RV505 100K_0402_5%
S

20130726 DC060007NB0 CIS Link OK


QV501
1

D L2N7002WT1G_SC-70-3
mDP_CA_DET 2 QV502
L2N7002WT1G_SC-70-3
DELL CONFIDENTIAL/PROPRIETARY
G
S
Compal Electronics, Inc.
3

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
mDP_CA_DET function TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
HDMI CONN
1 mDP Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
0 HDMI PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 24 of 53
5 4 3 2 1

+3.3V_RUN

0.01U_0402_16V7K

0.01U_0402_16V7K

0.1U_0402_25V6

0.1U_0402_25V6
1 1

1
CV61

CV62

CV66

CV69
+3.3V_RUN
UV7

2
2 2 14 40

PCB DP SWITCH @ RV555 Vinafix.com


1

1
2 PS8338_AUX#
100K_0402_5%
2 PS8339B_IN_CA_DET
28
41
56
VDD33
VDD33
VDD33
DP_D0p
DP_D0n
39

37
PS8338_P0
PS8338_N0
<26>
<26>

@ RV68 100K_0402_5% VDD33 DP_D1p 36 PS8338_P1 <26>


D PS8339B_DP_CFG0 44 DP_D1n PS8338_N1 <26> D
G12 UMA PS8339+DP8338 1 2 PS8338_AUX
PS8339B_MODE_SW 45
38
DP_CFG0/SCL_CTL
SW/SDA_CTL DP_D2p
34
33 PS8338_P2 <26>
@ RV554 100K_0402_5% I2C_CTL_EN DP_D2n PS8338_N2 <26>
1 2 PS8339B_OUT_CA_DET CV71 1 2 0.1U_0402_25V6 DDI1_LANE_P0_C 3 31
G12 Entry PS8339 RV67 1M_0402_5%
<10>
<10>
DDI1_LANE_P0
DDI1_LANE_N0
CV72 1 2 0.1U_0402_25V6 DDI1_LANE_N0_C 4 IN_D0p
IN_D0n
DP_D3p
DP_D3n
30 PS8338_P3
PS8338_N3
<26>
<26>
CV73 1 2 0.1U_0402_25V6 DDI1_LANE_P1_C 6 55 PS8338_AUX
<10> DDI1_LANE_P1 IN_D1p DP_AUXp_SCL PS8338_AUX <26>
CV74 1 2 0.1U_0402_25V6 DDI1_LANE_N1_C 7 54 PS8338_AUX#
G14 DSC PS8339+DP8338 <10> DDI1_LANE_N1 IN_D1n DP_AUXn_SDA
DP_HPD
32 PS8338_AUX# <26>
PS8338_HPD <26>
CV75 1 2 0.1U_0402_25V6 DDI1_LANE_P2_C 9
<10> DDI1_LANE_P2 IN_D2p
CV76 1 2 0.1U_0402_25V6 DDI1_LANE_N2_C 10
<10> DDI1_LANE_N2 IN_D2n 42 PS8339B_OUT_CA_DET
G14 UMA PS8339+DP8338 +3.3V_RUN
<10> DDI1_LANE_P3
CV77 1 2 0.1U_0402_25V6 DDI1_LANE_P3_C 12
IN_D3p
DP_CA_DET
CV78 1 2 0.1U_0402_25V6 DDI1_LANE_N3_C 13 29 PS8339B_DP_CFG1
<10> DDI1_LANE_N3 IN_D3n DP_CFG1
CV79 1 2 0.1U_0402_25V6 CPU_DPB_AUX_C 52 19
G14D_En PS8339 <10>
<10>
CPU_DPB_AUX
CPU_DPB_AUX#
CV80 1 2 0.1U_0402_25V6 CPU_DPB_AUX#_C 51 IN_AUXp
IN_AUXn
TMDS_CH0p
TMDS_CH0n
18
HDMI_LANE_P0
HDMI_LANE_N0
<24>
<24>
4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%
1

1
<10> CPU_DPB_CTRLCLK CPU_DPB_CTRLCLK 50 22
HDMI_LANE_P1 <24>
IN_DDC_SCL TMDS_CH1p
@ RV551

@ RV51

@ RV54

RV55

RV56

RV57

@ RV58

@ RV60
CPU_DPB_CTRLDAT 49 21
G14U_En PS8339 <10> CPU_DPB_CTRLDAT
11
IN_DDC_SDA TMDS_CH1n
25
HDMI_LANE_N1 <24>
PS8339B_IN_CA_DET
IN_CA_DET TMDS_CH2p HDMI_LANE_P2 <24>
24
HDMI_LANE_N2 <24>
2

2
PS8339B_TMDS_DDCBUF 5 TMDS_CH2n
<10> DPB_HPD IN_HPD 16
TMDS_CLKp HDMI_LANE_P3 <24>
PS8339B_INPUT_EQ 15
TMDS_CLKn HDMI_LANE_N3 <24>

2.2U_0402_6.3V6M
PS8339B_MODE 1 48
CEXT TMDS_SCL HDMI_CLK_AUX <24>
47
TMDS_SDA HDMI_DAT_AUX# <24>

1
PS8339B_TMDS_PRE PS8339B_TMDS_DDCBUF 2
TMDS_DDCBUF

CV60
17
C PS8339B_TMDS_RT PS8339B_INPUT_EQ 8 TMDS_HPD HDMI_HPD <24> C

2
PEQ 23 PS8339B_TMDS_RT
PS8339B_DP_CFG1 27 TMDS_RT 20 PS8339B_TMDS_PRE
REXT TMDS_PRE

4.99K_0402_1%
PS8339B_DP_CFG0 46 26
PD GND

RV50
35
PS8339B_MODE_SW PS8339B_MODE 53 GND 43
MODE GND 57
Thermal/GND
4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

2
1

1
PS8339BQFN56GTR2-A0_QFN56_7X7
@ RV550

@ RV52

@ RV61

RV62

@ RV64

RV63

@ RV65

@ RV66
2

MODE = L: Control Switching Mode, HDMI ID disable


= H: Automatic Switching Mode, HDMI ID disable
= M: Automatic Switching Mode, HDMI ID enable

TMDS_PRE = L: no pre-emphasis
= H: 1.5dB pre-emphasis
= M: 3.0dB pre-emphasis

B TMDS_RT = L: Standard open drain driver B


= H: Open drain driver with termination resistors

TMDS_DDCBUF = L: DDC pass through


= H: DDC active buffer
= M: DDC pass through with 40 kohm pull up resistor

PEQ = L: default, LEQ, compensate channel loss up to 12dB @ HBR2


= H: HEQ, compensate channel loss up to 15dB @ HBR2
= M: LLEQ, compensate channel loss up to 5dB @ HBR2

DP_CFG1 = L: default, auto test disable & input offset cancellation enable
= H: auto test enable & input offset cancellation enable
= M: auto test disable & input offset cancellation disable

DP_CFG0 = L: default, automatic EQ enable & AUX interception enable


= H: automatic EQ disable & AUX interception enable
= M: automatic EQ disable & AUX interception disable, no pre-emphasis, 800mVpp swing

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT DP SW
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 25 of 53
5 4 3 2 1
5 4 3 2 1

+3.3V_RUN

+3.3V_RUN
Dock has high priority when both ports plugged

0.01U_0402_16V7K

0.01U_0402_16V7K

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
PCB DP SWITCH

1
1 2 PS8338_CFG0 UV600

CV604

CV603

CV602

CV601

CV600
RV601 4.7K_0402_5%
1 2 PS8338_SW 5
G12 UMA PS8339+DP8338

2
RV602 4.7K_0402_5% 21 VDD33 50
30 VDD33 OUT1_D0p 49 WIGIG_LANE_P0 <30>
51 VDD33 OUT1_D0n WIGIG_LANE_N0 <30>

G12 Entry PS8339 Vinafix.com


RV604
1

1
2 VMM2320_AUX#
100K_0402_5%
2 WIGIG_AUX#
57 VDD33
VDD33 OUT1_D1p
OUT1_D1n
47
46 WIGIG_LANE_P1
WIGIG_LANE_N1
<30>
<30>
RV605 100K_0402_5% CV606 1 2 0.1U_0402_25V6 PS8338_P0_C 6 45
D <25> PS8338_P0 IN_D0p OUT1_D2p WIGIG_LANE_P2 <30> D
CV607 1 2 0.1U_0402_25V6 PS8338_N0_C 7 44
G14 DSC PS8339+DP8338 1 2 OUT1_CA_DET <25> PS8338_N0 IN_D0n OUT1_D2n WIGIG_LANE_N2 <30>
RV606 1M_0402_5% CV608 1 2 0.1U_0402_25V6 PS8338_P1_C 9 42
1 2 OUT2_CA_DET <25> PS8338_P1 IN_D1p OUT1_D3p WIGIG_LANE_P3 <30>
CV609 1 2 0.1U_0402_25V6 PS8338_N1_C 10 41
<25> PS8338_N1 IN_D1n OUT1_D3n WIGIG_LANE_N3 <30>
RV607 1M_0402_5%
G14 UMA PS8339+DP8338 1 2 VMM2320_AUX
<25> PS8338_P2
CV610 1 2 0.1U_0402_25V6 PS8338_P2_C 12
IN_D2p
RV608 100K_0402_5% CV611 1 2 0.1U_0402_25V6 PS8338_N2_C 13 40
1 2 WIGIG_AUX <25> PS8338_N2 IN_D2n OUT2_D0p 39 VMM2320_P0 <22>
RV609 100K_0402_5% CV612 1 2 0.1U_0402_25V6 PS8338_P3_C 15 OUT2_D0n VMM2320_N0 <22>
G14D_En PS8339 <25>
<25>
PS8338_P3
PS8338_N3
CV613 1 2 0.1U_0402_25V6 PS8338_N3_C 16 IN_D3p
IN_D3n OUT2_D1p
37
VMM2320_P1 <22>
36
OUT2_D1n VMM2320_N1 <22>
35
G14U_En PS8339 +3.3V_RUN 4
IN_CA_DET
OUT2_D2p
OUT2_D2n
34 VMM2320_P2 <22>
VMM2320_N2 <22>
3
<25> PS8338_HPD 2 IN_HPD 32
PS8338B_P1 1 I2C_CTL_EN OUT2_D3p 31 VMM2320_P3 <22>
PS8338B_P0 60 Pl1/SCL_CTL OUT2_D3n VMM2320_N3 <22>
Pl0/SDA_CTL

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%
1

1
26
OUT1_AUXp_SCL WIGIG_AUX <30>
@ RV610

@ RV611

@ RV612

@ RV613

@ RV614

@ RV603

@ RV615
22 27
23 IN_DDC_SCL OUT1_AUXn_SDA WIGIG_AUX# <30>
24 IN_DDC_SDA 28
<25> PS8338_AUX 25 IN_AUXp OUT2_AUXp_SCL 29 VMM2320_AUX <22>
2

2
PS8338B_P0 <25> PS8338_AUX# IN_AUXn OUT2_AUXn_SDA VMM2320_AUX# <22>
PS8338_CFG0 59 43 OUT1_CA_DET
PS8338B_P1 58 CFG0 OUT1_CA_DET 48
PS8338B_PC10 56 CFG1 OUT1_HPD WIGIG_HPD <30>
PS8338B_PC10 PS8338B_PC11 55 PC10 33 OUT2_CA_DET
PS8338B_PC20 54 PC11 OUT2_CA_DET 38
PS8338B_PC11 PS8338B_PC21 53 PC20 OUT2_HPD VMM2320_HPD <22>
PC21 18 PS8338_SW
C PS8338B_PC20 11 SW 8 PS8338B_PEQ C
19 GND PEQ 14
PS8338B_PC21 52 GND PD 17
Port switching control or priority configuration. Internal pull down ~150KΩ, 3.3V I/O
61 GND CEXT 20
PAD(GND) REXT For Control Switching Mode (CFG0 = L):

2.2U_0402_6.3V6M
PS8338B_PEQ

1
4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.99K_0402_1%
PS8338BQFN60GTR-A0_QFN60_5X9 SW = L: Port1 is selected (default)
1

1
RV600
SW = H: Port2 is selected

CV605
@ RV616

@ RV617

@ RV618

@ RV619

@ RV620

@ RV100

2
For Automatic Switching Mode (CFG0 = H):

2
SW = L: Port1 has higher priority when both ports are plugged (default)
2

SW = H: Port2 has higher priority when both ports are plugged

+3.3V_RUN_VMM +3.3V_RUN_VMM
AUX/DDC SW for DPB to E-DOCK 1
CV124
2 AUX/DDC SW for DPC to E-DOCK 1
CV121
2

0.1U_0402_25V6 0.1U_0402_25V6

UV11 UV12
1 14 1 14
2 1 SW_DPB_AUX_C 2 BE0 VCC 13 2 1 SW_DPC_AUX_C 2 BE0 VCC 13
<22> SW_DPB_AUX A0 BE3 <22> SW_DPC_AUX A0 BE3
CV119 0.1U_0402_10V7K CV122 0.1U_0402_10V7K
DPB_DOCK_AUX 3 12 DPC_DOCK_AUX 3 12
<34> DPB_DOCK_AUX B0 A3 VMM_DPB_CTRLCLK <22> <34> DPC_DOCK_AUX B0 A3 VMM_DPC_CTRLCLK <22>
B 4 11 4 11 B
2 1 SW_DPB_AUX#_C 5 BE1 B3 10 2 1 SW_DPC_AUX#_C 5 BE1 B3 10
<22> SW_DPB_AUX# A1 BE2 <22> SW_DPC_AUX# A1 BE2
CV120 0.1U_0402_10V7K CV123 0.1U_0402_10V7K
DPB_DOCK_AUX# 6 9 DPC_DOCK_AUX# 6 9
<34> DPB_DOCK_AUX# B1 A2 VMM_DPB_CTRLDAT <22> <34> DPC_DOCK_AUX# B1 A2 VMM_DPC_CTRLDAT <22>
7 8 7 8
GND B2 GND B2
PI3C3125LEX_TSSOP14~D PI3C3125LEX_TSSOP14~D

+3.3V_RUN_VMM +3.3V_RUN_VMM
100K_0402_5%
1

100K_0402_5%
1
RV90

RV91
2

2
DPB_CA_DET#
DPC_CA_DET#
L2N7002WT1G_SC-70-3

L2N7002WT1G_SC-70-3
1

1
D D
QV9

QV10
DPB_CA_DET 2 DPC_CA_DET 2
<22,34> DPB_CA_DET <22,34> DPC_CA_DET
G G
S S
3

3
A A

1 2 DPB_CA_DET
DELL CONFIDENTIAL/PROPRIETARY
RV508 1M_0402_5%
Compal Electronics, Inc.
1 2 DPC_CA_DET PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
RV509 1M_0402_5% TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
DP SW
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 26 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

+3.3V_M +3.3V_M_TPM
+3.3V_M_TPM @ PJP11
1 2

PAD-OPEN1x1m
USH CONN
0.1U_0402_25V6

4700P_0402_25V7K

2200P_0402_50V7K

2200P_0402_50V7K

+3.3V_SUS
1

1
@ CZ4

CZ5

CZ6

CZ7

C 1 2 USH_SMBCLK C
UZ1 RZ8 2.2K_0402_5% JUSH1 CONN@
2

1 2 USH_SMBDAT 22
3 12 RZ9 2.2K_0402_5% 21 GND2
10 VCC V_BAT 20 GND1
19 VCC 1 2 USH_PWR_STATE# 19 20
24 VCC 1 <11> USBP6- 18 19
RZ10 1M_0402_5%
VCC GPIO_1 2 <11> USBP6+ 17 18
GPIO_2 17 16 17
GPIO_3 6 <36> USH_SMBCLK 15 16
1 2 SPI_DINTPM 26 GPIO-Express-00 7 <36> USH_SMBDAT 14 15
RZ30 33_0402_5%
<7> PCH_SPI_DIN RZ29 1 2 33_0402_5% SPI_DOTPM 23 MISO PP/GPIO <35> BCM5882_ALERT# 13 14
<7> PCH_SPI_DO 1 2 21 MOSI 12 13
RZ26 33_0402_5% SPI_CLKTPM
<7> PCH_SPI_CLK 1 2 PCH_SPI_CS2#_R 22 SPI_CLK 9 11 12
@ RZ17 0_0402_5% +3.3V_SUS
<7> PCH_SPI_CS2# 16 SPI_CS# TESTBI 8 10 11
<9,30,35,36> PCH_PLTRST#_EC 20 SPI_RST# TESTI 9 10
<12> TPM_PIRQ# PIRQ# 8 9
+3.3V_RUN 8
5 7
NBO_1 +5V_RUN 7
13 6
25 NBO_2 14 +5V_RUN +3.3V_RUN +3.3V_SUS <9> PLTRST_USH# 5 6
18 GND NBO_3 15 <35> USH_PWR_STATE# 4 5
GND NBO_4 <10,12> CONTACTLESS_DET# 4

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
11 27 3
SPI_CLKTPM 4 GND NBO_5 28 2 3
GND NBO_6 2

@
1
<10,12> USH_DET# 1

@
33_0402_5%

CZ10

CZ11
2

@EMC@

CZ12
AT97SC3205_TSSOP28~D E-T_6705K-Y20N-00L
RZ35

2
1
0.1U_0402_25V6
1

@EMC@

B B
Close to JUSH1
CZ9

20131016 change back to 20pin


2

PLTRST_USH#

0.047U_0402_16V4Z
1

EMC@
CZ68
2
For ESD solution

Close to JUSH1

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT USH & TPM
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 27 of 53
5 4 3 2 1
5 4 3 2 1

+3.3V_LAN UL1
Layout Notice : Place bead as
close UL4 as possible +3.3V_LAN LAN ANALOG SWITCH
1 2 TP_LAN_JTAG_TMS 48 13 LAN_TX0+ EMC@ RL21 1 2 5.6_0603_5% LAN_TX0+L
<7,12> LANCLK_REQ# CLK_REQ_N MDI_PLUS0

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
@ RL1 10K_0402_5% 36 14 LAN_TX0- EMC@ RL22 1 2 5.6_0603_5% LAN_TX0-L
<9> PLTRST_LAN# PE_RST_N MDI_MINUS0
1 2 TP_LAN_JTAG_TCK

1
@ RL2 10K_0402_5% 44 17 LAN_TX1+ EMC@ RL23 1 2 5.6_0603_5% LAN_TX1+L
<7> CLK_PCIE_LAN PE_CLKP MDI_PLUS1 1: TO DOCK

CL25

CL26

CL27
2 1 LANCLK_REQ# 45 18 LAN_TX1- EMC@ RL24 1 2 5.6_0603_5% LAN_TX1-L
<7> CLK_PCIE_LAN# PE_CLKN MDI_MINUS1 DOCKED

PCIE
2 1 PCIE_PRX_GLANTX_P3_C

MDI
@ RL4 4.7K_0402_5%

2
<11> PCIE_PRX_GLANTX_P3 38 20
CL1 0.1U_0402_10V7K LAN_TX2+ EMC@ RL25 1 2 5.6_0603_5% LAN_TX2+L 0: TO RJ45
2 1 PCIE_PRX_GLANTX_N3_C 39 PETp MDI_PLUS2 21 LAN_TX2- EMC@ RL26 1 2 5.6_0603_5% LAN_TX2-L
<11> PCIE_PRX_GLANTX_N3

Vinafix.com CL2 0.1U_0402_10V7K PETn MDI_MINUS2


+3.3V_LAN 1 2 PCIE_PTX_GLANRX_P3_C 41 23 LAN_TX3+ EMC@ RL27 1 2 5.6_0603_5% LAN_TX3+L

39
30
21
14
<11> PCIE_PTX_GLANRX_P3 PERp MDI_PLUS3

8
4
1
CL5 0.1U_0402_10V7K 42 24 LAN_TX3- EMC@ RL28 1 2 5.6_0603_5% LAN_TX3-L UL4
1 2 PCIE_PTX_GLANRX_N3_C PERn MDI_MINUS3

VDD
VDD
VDD
VDD
VDD
VDD
VDD
<11> PCIE_PTX_GLANRX_N3

10K_0402_5%
CL6 0.1U_0402_10V7K 38 SW_LAN_TX0+

1
D B0+ D

@ RL5
28 6 VCT_LAN_R1 2 1 37 SW_LAN_TX0-
<7> LAN_SMBCLK SMB_CLK SVR_EN_N B0-

SMBUS
31 @ RL3 0_0402_5% LAN_TX0+L 2
<7> LAN_SMBDATA SMB_DATA A0+
1 +RSVD_VCC3P3_1 RL6 2 1 4.7K_0402_5% +3.3V_LAN 34 SW_LAN_TX1+
RSVD_VCC3P3_1 LAN_TX0-L 3 B1+ 33 SW_LAN_TX1-
2 5 A0- B1-

2
1 2 <12,36> LAN_WAKE# LAN_DISABLE#_R 3 LANWAKE_N VDD3P3_IN 29 SW_LAN_TX2+
<12> PM_LANPHY_ENABLE LAN_DISABLE_N 4 2 1 6 B2+ 28
@ RL7 0_0402_5% SMBus Device Address 0xC8 +3.3V_LAN_OUT +3.3V_LAN LAN_TX1+L SW_LAN_TX2-
VDD3P3_4 @ RL8 0_0603_5% A1+ B2-
<35> LAN_DISABLE#_R

10K_0402_5%

1U_0603_10V6K
15 LAN_TX1-L 7 25 SW_LAN_TX3+
VDD3P3_15 A1- B3+

1
@ RL9
LOM_ACTLED_YEL# 26 19 24 SW_LAN_TX3-
LED0 VDD3P3_19 B3-

CL7
LOM_SPD100LED_ORG# 27 29
LED1 VDD3P3_29

LED
LOM_SPD10LED_GRN# 25 +0.9V_LAN LAN_TX2+L 9 17 SW_ACTLED_YEL#

2
LED2 A2+ LEDB0 18 SW_100_ORG#
2 47 LAN_TX2-L 10 LEDB1 41 SW_10_GRN#
VDD0P9_47 46 A2- LEDB2
@ T88 PAD~D TP_LAN_JTAG_TDI 32 VDD0P9_46 37 36
34 JTAG_TDI VDD0P9_37 11 C0+ 35 DOCK_LOM_TRD0+ <34>
@ T89 PAD~D TP_LAN_JTAG_TDO LAN_TX3+L
JTAG_TDO A3+ C0- DOCK_LOM_TRD0- <34>

JTAG
+0.9V_LAN TP_LAN_JTAG_TMS 33 43
TP_LAN_JTAG_TCK 35 JTAG_TMS VDD0P9_43 LAN_TX3-L 12 32
JTAG_TCK A3- C1+ DOCK_LOM_TRD1+ <34>
11 31
VDD0P9_11 C1- DOCK_LOM_TRD1- <34>
XTALO_R 1 2 XTALO 9 40 13 27
XTAL_OUT VDD0P9_40 <22,31,35> DOCKED SEL C2+ DOCK_LOM_TRD2+ <34>
22U_0603_6.3V6M

0.1U_0402_10V7K

0.1U_0402_10V7K

0.1U_0402_10V7K

0.1U_0402_10V7K

@ RL10 0_0402_5% XTALI 10 22 26

1
XTAL_IN VDD0P9_22 16 C2- DOCK_LOM_TRD2- <34>
1 VDD0P9_16
1

8 +0.9V_LAN LOM_ACTLED_YEL# 15 23
VDD0P9_8 LEDA0 C3+ DOCK_LOM_TRD3+ <34>
CL12

CL9

CL10

CL11

CL8

RL11 LAN_TEST_EN 30 LOM_SPD100LED_ORG# 16 22


TEST_EN 42 LEDA1 C3- DOCK_LOM_TRD3- <34>
1M_0402_5% Idc_min=500mA LOM_SPD10LED_GRN#
2

2 YL1 RES_BIAS 12 7 REGCTL_PNP10 1 2 LEDA2 19


DCR=100mohm

2
3 1 RBIAS CTRL0P9 5 LEDC0 20 DOCK_LOM_ACTLED_YEL# <34>
4.7UH_BRC2012T4R7MD_20% LL1
OUT IN PD LEDC1 DOCK_LOM_SPD100LED_ORG# <34>

0.1U_0402_10V7K

10U_0603_6.3V6M
49 40
DOCK_LOM_SPD10LED_GRN# <34>

1
VSS_EPAD LEDC2
27P_0402_50V8J

27P_0402_50V8J

1K_0402_5%

3.01K_0402_1%
4 2 43

1
GND GND PAD_GND

CL3

CL4
WGI218LM-QQ89-B0_QFN48_6X6~D
2

2
CL13

RL12

RL13
Note: 25MHZ_18PF_7V25000034
+1.0V_LAN will work at 0.95V to 1.15V CL14 Place CL3, CL4 and LL1 close to UL1

2
1

2
PI3L720ZHEX_TQFN42_9X3P5~D

C C

+3.3V_LAN
1

PJP12
PAD-OPEN1x1m
+3.3V_ALW @ +3.3V_LAN
UL3
2

1 14 +3.3V_LAN_UL3 1 2
2 VIN1 VOUT1 13 @ CZ36 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
<9,36> SIO_SLP_LAN# ON1 CT1 CZ37 470P_0402_50V7K

470P_0402_50V7K

0.1U_0402_10V7K
4 11
+5V_ALW VBIAS GND

CL19
5 10 1 2
<12> 3.3V_HDD_EN ON2 CT2

CL18
CL24 470P_0402_50V7K
6 9 +3.3V_HDD_UL3 1 2
RJ45 LOM circuit

2
7 VIN2 VOUT2 8 @ CL23 0.1U_0402_10V7K
+3.3V_RUN +3.3V_ALW VIN2 VOUT2
15
GPAD
2
PJP17
1
TL1 +3.3V_LAN:20mils
TPS22966DPUR_SON14_2X3 +3.3V_HDD
1

JLOM1 CONN@
@ RN6 SW_LAN_TX1- 1 1:1 24
NB_LAN_TX1-
PAD-OPEN1x1m TD1+ TX1+ LAN_ACTLED_YEL# 1 2 LAN_ACTLED_YEL_R# 10
10K_0402_5% Yellow LED-
@ RL14 150_0402_5%
9
2

@ PJP66 SW_LAN_TX1+ 2 Yellow LED+


3.3V_HDD_EN 2 1 TD1- 23
NB_LAN_TX1+ NB_LAN_TX3- 8
+3.3V_RUN +3.3V_HDD TX1- PR4-
+3.3V_LAN NB_LAN_TX3+ 7
B PAD-OPEN1x1m 3 22 Z2805 PR4+ B
1

@ CL15 TDCT1 TXCT1 NB_LAN_TX1- 6


RN7 1 2 PR2-
10K_0402_5% 4 21 Z2807 NB_LAN_TX2- 5
TDCT2 TXCT2 PR3-
0.47U_0603_10V7K

0.47U_0603_10V7K

0.1U_0402_10V7K SW_LAN_TX0- 5 1:1 20


NB_LAN_TX0-
5

TD2+ TX2+ NB_LAN_TX2+ 4


2

LOM_SPD100LED_ORG# 1 PR3+ 17
P

B GND
CL16

CL17

4 NB_LAN_TX1+ 3
LOM_SPD10LED_GRN# 2 O WLAN_DISBL# <35> PR2+ 16
2

A GND
G

UL2 SW_LAN_TX0+ 6 19
NB_LAN_TX0+ NB_LAN_TX0- 2
TC7SH08FU_SSOP5 TD2- TX2- PR1- 15
3

NB_LAN_TX0+ 1 GND
PR1+ 14
LED_10_GRN# 1 2 LED_10_GRN_R# 11 GND
RL19 150_0402_5% Green LED-
SW_LAN_TX3- 7 1:1 18
NB_LAN_TX3- LED_100_ORG# 1 2 LED_100_ORG_R# 13
QL1A TD3+ TX3+ RL20 150_0402_5% Orange LED-
DMN66D0LDW-7_SOT363-6 12
SW_ACTLED_YEL# 1 6 LAN_ACTLED_YEL# Green-Orange LED+
SW_LAN_TX3+ 8
TD3- 17
NB_LAN_TX3+ SANTA_130456-511
TX3-
2

+3.3V_LAN
SYS_LED_MASK# 9 16 Z2806
SYS_LED_MASK# <35,39> TDCT3 TXCT3
1

RL29 10 15 Z2808
TDCT4 TXCT4
0.47U_0603_10V7K

0.47U_0603_10V7K

1M_0402_5% QL1B SW_LAN_TX2-11 1:1 14


NB_LAN_TX2-
DMN66D0LDW-7_SOT363-6 TD4+ TX4+
1 75_0402_1%

1 75_0402_1%

1 75_0402_1%

1 75_0402_1%
2

SW_100_ORG# 4 3 LED_100_ORG#
1

1
CL20

CL21

+3.3V_LAN SW_LAN_TX2+12 13
NB_LAN_TX2+
5

TD4- TX4-
1

SYS_LED_MASK#

RL30 MHPC_NS692417
A 1M_0402_5% QL2A A
DMN66D0LDW-7_SOT363-6
2

RL15 2

RL16 2

RL17 2

RL18 2

SW_10_GRN# 1 6 LED_10_GRN#

GND 1 2 EMC@ +GND_CHASSIS


2

CL22 150P_1808_2.5KV8J
SYS_LED_MASK# CHASSIS use 40mil trace if necessary
DELL CONFIDENTIAL/PROPRIETARY
QL2B
DMN66D0LDW-7_SOT363-6
Compal Electronics, Inc.
4 3 PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT LAN
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
5

1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 28 of 53
5 4 3 2 1
A B C D E

+3.3V_MMI CR3 close to U27.9


CR1 CR2 close to U27.35

+3.3V_MMI

4.7U_0603_6.3V6K

0.1U_0402_25V6

0.1U_0402_25V6
CR4 close to U27.42

1
CR6 close to U27.23

CR1

CR2

CR3
Vinafix.com

2
0.1U_0402_25V6

0.1U_0402_25V6
1

1
CR4

CR6
1 1

2
+3.3V_MMI

UR1

+1.2V_LDO

4.7U_0603_6.3V6K

0.1U_0402_25V6
OZ777FJ2LN
9 12 +AUX_LDO
PE_33VCCAIN AUX_LDO_CAP

2
+3.3V_RUN_CARD +1.8V_RUN_CARD

CR7

CR8
27
UHSII_33VCCAIN/NC 25 +SD_IO_LDO
SD_IO_LDO_CAP
4.7U_0603_6.3V6K

0.1U_0402_25V6

0.1U_0402_25V6

1U_0402_6.3V6K
2

4.7U_0603_6.3V6K

0.1U_0402_25V6

1U_0402_6.3V6K

4.7U_0603_6.3V6K
42
SD_33VCCD
2

CR17

1
CR9

CR13

CR10

CR14

CR15
23
SD_SKT_33VIN 1

CR31

CR34
1

1
13 22 +3.3V_RUN_CARD

2
AUX _33VIN SD_SKT_33VOUT
If support RTD3 cold the AUX and MAIN power rail should be
11 24
use different power rail; for RTD3 hot please keep this circuit MAIN_LDO_VIN SD_SKT_18VOUT +1.8V_RUN_CARD
+1.2V_LDO 10
MAIN_LDO_12VOUT
CR31 near UR1.22 CR34 near UR1.24
41
CORE_12VCCD
4.7U_0603_6.3V6K

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
20 SDWP
36 SD_WPI 21 SD/MMCCD#
UHSII_12VCCAIN/NC SD_CD#
2

31
UHSII_12VCCAIN/NC
CR18

CR19

CR21

CR22
28 43 SD/MMCCLK_R RR1 1 EMC@ 2 10_0402_5% SD/MMCCLK
UHSII_12VCCAIN/NC SD_CLK

@EMC@ CR23
45 SD/MMCCMD
1

SD_CMD

5P_0402_50V8C
1
PE_12VCCAIN 39
MMC_D7

1
2 2
40
MMC_D6 44
1 2 PE_REXT 4 MMC_D5 46

2
RR2 191_0402_1% PE_REXT MMC_D4 47 SD/MMCDAT3 @EMC@ RR3 1 2 0_0402_5% SD/MMCDAT3_R
CR24 1 2 0.1U_0402_10V7K PCIE_PTX_MMIRX_P1_C 6 SD_D3 48 SD/MMCDAT2 @EMC@ RR4 1 2 0_0402_5% SD/MMCDAT2_R
<11> PCIE_PTX_MMIRX_P1 PE_RXP SD_D2
CR25 1 2 0.1U_0402_10V7K PCIE_PTX_MMIRX_N1_C 5 37 SD/MMCDAT1
<11> PCIE_PTX_MMIRX_N1 PE_RXM SD_D1 38 SD/MMCDAT0 EMI solution for SD card EMI depop location
CR26 1 2 0.1U_0402_10V7K PCIE_PRX_MMITX_P1_C 7 SD_D0
<11> PCIE_PRX_MMITX_P1 CR27 1 2 0.1U_0402_10V7K PCIE_PRX_MMITX_N1_C 8 PE_TXP 29
<11> PCIE_PRX_MMITX_N1 PE_TXM SD_RCLK_M/NC 30
+3.3V_MMI 2 SD_RCLK_P/NC 32 SD_UHS2_D1P
<7> CLK_PCIE_MMI# PE_REFCLKM SD_D1P/NC
3 33 SD_UHS2_D1N
<7> CLK_PCIE_MMI PE_REFCLKP SD_D1M/NC 34 SD_UHS2_D0N
SD_D0M/NC
1
100K_0402_5%

15 35 SD_UHS2_D0P
<9> PLTRST_MMI# PE_RST#_GATE# SD_D0P/NC
RR6

MEDIACARD_PWREN 14 26 SD_REXT 1 2
MAIN_LDO_EN SD_REXT/NC RR5 4.7K_0402_1%
16
2

<12> MEDIACARD_IRQ# DEV_WAKE#


17 19
IO_LDOSEL <7> MMICLK_REQ# CLKREQ# LED#
IO_LDOSEL 18 49
IO0_LDOSEL GND
100K_0402_5%
1
@ RR8

OZ777FJ2LN_QFN48_6X6

please routing daisy chain


1. from UR1.38 (SD_D0) -> UR1.30 (SD_RCLK_P) -> LR3.4
2

2. From UR1.37 (SD_D1) -> UR1.29 (SD_RCLK_N) -> LR3.1

+3.3V_MMI
R231,R297,R306,R315,R333,R337 for EMI solution

3 3

+3.3V_RUN +3.3V_MMI
@ PJP26 1 2 MEDIACARD_PWREN
1 2 RR15 10K_0402_5%
JSD1
+3.3V_RUN_CARD 4
PAD-OPEN1x1m 14 VDD/VDD1
+1.8V_RUN_CARD VDD2
SD/MMCCMD 2
SD/MMCCLK 5 CMD
CLK
SD/MMCCD# 18
CARD DETECT

0.1U_0402_25V6
SDWP 19
WRITE PROTEC

1
1M_0402_5%

1
RR11
SD/MMCDAT0 7
DAT0/RCLK+

CR35
SD/MMCDAT1 8
SD/MMCDAT2_R 9 DAT1/RCLK-

2
SD/MMCDAT3_R 1 DAT2

2
SD_UHS2_D0P 11 CD/DAT3
SD_UHS2_D0N 12 D0+
SD_UHS2_D1P 16 DO-
SD_UHS2_D1N 15 D1+ 20
D1- GND1 21
3 GND2 22
6 VSS1 GND3 23
10 VSS2 GND4 24
13 VSS3 GND5 25
17 VSS4 GND6 26
VSS5 GND7
T-SOL_156-2000302608_NR-S

4 4

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Card Reader
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 29 of 53
A B C D E
5 4 3 2 1

+3.3V_WWAN
NGFF slot B Key B NGFF for UMA NGFF slot A Key A
1 2 mSATA_DEVSLP
@ RZ39 10K_0402_5% CONN@ +3.3V_WLAN
1 2 WWAN_PWR_EN CONN@ +3.3V_WWAN
@ RZ50 0_0402_5% JNGFF1
JNGFF2 1 2
1 2 3 1 2 4
<35> NGFF_CONFIG_3 1 2 <11> USBP2+
3 4 5 3 4 6 WLAN_LED#
3 4 <11> USBP2-
5 6 WWAN_PWR_EN 7 5 6
7 5 6 8 WWAN_RADIO_DIS#_R 7
<11> USBP7+ 7 8
9 10 WWAN_LED#

Vinafix.com
<11> USBP7- 9 10
11
11 8 BT_LED#
9 8 10
1 2 WIGIG_LANE_N3_C 11 9 10 12 WIGIG_AUX#_C 2 1
<26> WIGIG_LANE_N3 11 12 WIGIG_AUX# <26>
12 CV145 1 2 0.1U_0402_25V6 WIGIG_LANE_P3_C 13 14 WIGIG_AUX_C 0.1U_0402_25V6 2 1CV150
D 12 <26> WIGIG_LANE_P3 13 14 WIGIG_AUX <26> D
13 14 CV146 0.1U_0402_25V6 15 16 0.1U_0402_25V6 CV149
<35> NGFF_CONFIG_0 13 14 15 16
15 16 1 2 WIGIG_LANE_N2_C 17 18 WIGIG_LANE_N1_C 2 1
<35> WWAN_WAKE# 15 16 <26> WIGIG_LANE_N2 17 18 WIGIG_LANE_N1 <26>
17 18 HW_GPS_DISABLE2#_R CV147 1 2 0.1U_0402_25V6 WIGIG_LANE_P2_C 19 20 WIGIG_LANE_P1_C 0.1U_0402_25V6 2 1CV152
17 18 <26> WIGIG_LANE_P2 19 20 WIGIG_LANE_P1 <26>
19 20 CV148 0.1U_0402_25V6 21 22 0.1U_0402_25V6 CV153
21 19 20 22 UIM_RESET 23 21 22 24 WIGIG_LANE_N0_C 2 1
<6> PCIE_PRX_SATATX_N6_L1 21 22 <26> WIGIG_HPD 23 24 WIGIG_LANE_N0 <26>
23 24 UIM_CLK 25 26 WIGIG_LANE_P0_C 0.1U_0402_25V6 2 1CV156
<6> PCIE_PRX_SATATX_P6_L1 23 24 25 26 WIGIG_LANE_P0 <26>
25 26 UIM_DATA CZ13 1 2 0.1U_0402_10V7K PCIE_PTX_WLANRX_P4_C 27 28 0.1U_0402_25V6 CV157
25 26 <11> PCIE_PTX_WLANRX_P4 27 28
CZ58 1 20.1U_0402_10V7K PCIE_PTX_SATARX_N6_L1_C 27 28
+SIM_PWR CZ14 1 2 0.1U_0402_10V7K PCIE_PTX_WLANRX_N4_C 29 30
<6> PCIE_PTX_SATARX_N6_L1 27 28 <11> PCIE_PTX_WLANRX_N4 29 30 PCH_CL_RST1# <7>
CZ59 1 20.1U_0402_10V7K PCIE_PTX_SATARX_P6_L1_C 29 30 31 32
<6> PCIE_PTX_SATARX_P6_L1 29 30 mSATA_DEVSLP <12> 31 32 PCH_CL_DATA1 <7>
31 32 33 34
31 32 <11> PCIE_PRX_WLANTX_P4 33 34 PCH_CL_CLK1 <7>
33 34 35 36
<6> PCIE_PRX_SATATX_P6_L0 35 33 34 36 <11> PCIE_PRX_WLANTX_N4 37 35 36 38
<6> PCIE_PRX_SATATX_N6_L0 37 35 36 38 39 37 38 40
37 38 <7> CLK_PCIE_WLAN 39 40
CZ32 1 20.1U_0402_10V7K PCIE_PTX_SATARX_N6_L0_C 39 40 41 42 WIGIG_32KHZ
<6> PCIE_PTX_SATARX_N6_L0 39 40 <7> CLK_PCIE_WLAN# 41 42
CZ33 1 20.1U_0402_10V7K PCIE_PTX_SATARX_P6_L0_C 41 42 PCH_PLTRST#_EC 43 44 PCH_PLTRST#_EC
<6> PCIE_PTX_SATARX_P6_L0 41 42 43 44 PCH_PLTRST#_EC <9,27,35,36>
43 44 45 46 BT_RADIO_DIS#_R
43 44 SATACLK_REQ# <7> <7> WLANCLK_REQ# 45 46
45 46 PCIE_WAKE# PCIE_WAKE# 47 48 WLAN_WIGIG60GHZ_DIS#_R
<7> CLK_PCIE_SATA# 45 46 <35> PCIE_WAKE# 47 48
47 48 49 50
<7> CLK_PCIE_SATA 47 48 49 50
49 50 CZ21 1 2 0.1U_0402_10V7K PCIE_PTX_WIGIGRX_P5_C 51 52
49 50 <11> PCIE_PTX_WIGIGRX_P5 51 52
ANTCTL0 51 52 CZ22 1 2 0.1U_0402_10V7K PCIE_PTX_WIGIGRX_N5_C 53 54
51 52 <11> PCIE_PTX_WIGIGRX_N5 53 54
ANTCTL1 53 54 55 56
ANTCTL2 55 53 54 56 57 55 56 58 PCH_PLTRST#_EC
ANTCTL3 57 55 56 58 UIM_DET <11> PCIE_PRX_WIGIGTX_P5 59 57 58 60
57 58 <11> PCIE_PRX_WIGIGTX_N5 59 60 WIGIGCLK_REQ# <7,12>
59 60 61 62 PCIE_WAKE#
61 59 60 62 63 61 62 64
<35> NGFF_CONFIG_1 61 62 <7> CLK_PCIE_WIGIG 63 64
63 64 65 66
63 64 <7> CLK_PCIE_WIGIG# 65 66
65 66 67
67 65 66 67
<35> NGFF_CONFIG_2 67
69 68
69 68 GND GND
GND GND

BELLW_80148-3221
BELLW_80149-3221

+3.3V_WWAN 20130726 80148-3221 CIS Link OK


20130726 80149-3221 CIS Link OK
+3.3V_ALW
0.047U_0402_16V4Z

0.047U_0402_16V4Z

33P_0402_50V8J

22U_0603_6.3V6M

33P_0402_50V8J

150U_B2_6.3VM_R35M

C C
1
1 1 2
<9> SUSCLK
1

5
+ @ UZ11 @ RZ56 0_0402_5%
CZ51

CZ52

CZ53

CZ54

CZ55

CZ57

AUX_EN_WOWL 1

P
B 4 WIGIG_32KHZ_R 1 2 WIGIG_32KHZ
2

2 2 2 Y @ RZ57 0_0402_5%
<35,36> EC_32KHZ_MEC5085 A

G
1 2 WWAN_RADIO_DIS#_R
<35> WWAN_RADIO_DIS#
TC7SH08FU_SSOP5

3
DZ5
RB751S40T1G_SOD523-2
+3.3V_WLAN

0.1U_0402_25V6

0.047U_0402_16V4Z

0.047U_0402_16V4Z

0.1U_0402_25V6

0.1U_0402_25V6

4.7U_0603_6.3V6K

47P_0402_50V8J
1 2 HW_GPS_DISABLE2#_R
<35> HW_GPS_DISABLE2#
DZ6

1
@CZ15
RB751S40T1G_SOD523-2 @

CZ20

CZ16

CZ17

CZ18

CZ19

CZ66
1 2 WLAN_WIGIG60GHZ_DIS#_R
<35> WLAN_WIGIG60GHZ_DIS#

2
STATE # CONFIG_0 CONFIG_1 CONFIG_2 CONFIG_3 Module Type DZ1
RB751S40T1G_SOD523-2

0 GND GND GND GND SSD-SATA <35> BT_RADIO_DIS#


1 2 BT_RADIO_DIS#_R

DZ2
RB751S40T1G_SOD523-2
1 GND HIGH GND GND SSD-PCIE
Power Rating TBD
8 HIGH GND GND GND WWAN Primary Power Aux Power
PWR Voltage
Rail Tolerance
Peak Normal Normal
14 HIGH GND HIGH HIGH HCA-PCIE
+3.3V

B
15 HIGH HIGH HIGH HIGH NA B
+3.3V_WWAN

JANT1
1
2 1
ANTCTL0 3 2
ANTCTL1
ANTCTL2
4
5
6
3
4
5
LED control circuit
ANTCTL3
7 6
8 7 +3.3V_WLAN
8

SIM Card Push-Push 9


10 GND
GND

100K_0402_5%

100K_0402_5%
ACES_50208-00801-003

2
CONN@
+SIM_PWR

RZ14

RZ15
JSIM1 CONN@

5
1

1
UIM_RESET 2 VCC 11
RST GND_2
1U_0402_6.3V6K

UIM_CLK 3 12 +3.3V_WLAN BT_LED# 4 3


CLK GND_3 WIRELESS_LED# <35,39>
4 13 1 2 3.3V_WWAN_EN
D+ GND_4
1

5 14 RZ40 100K_0402_5% QZ2B


GND_1 GND_5
1

2
C263

6 15 DMN66D0LDW-7_SOT363-6
UIM_DATA 7 VPP GND_6 16 PJP32
2

8 I/O GND_7 17 WLAN_LED# 1 6


PAD-OPEN1x3m
UIM_DET 9 D- GND_8 18
DET GND_9 @
10 QZ2A
COM DMN66D0LDW-7_SOT363-6
2

+3.3V_ALW +3.3V_WWAN
T-SOL_159-1000302602 UZ2
1 14 +3.3V_WLAN_UZ2 1 2
2 VIN1 VOUT1 13 @ CZ24 0.1U_0402_10V7K
VIN1 VOUT1

100K_0402_5%
2
20130726 SP070011M00 CIS Link OK 3 12 1 2
<35> AUX_EN_WOWL ON1 CT1

RZ37
CZ49
4 11 470P_0402_50V7K
+5V_ALW VBIAS GND

5
5 10 1 2
<35> 3.3V_WWAN_EN

1
A UIM_CLK ON2 CT2 CZ23 WWAN_LED# 1 6 A
UIM_RESET 6 9 470P_0402_50V7K @ PJP13 4 3
UIM_DATA 7 VIN2 VOUT2 8 +3.3V_WWAN_UZ2 1 2 QZ11A
VIN2 VOUT2 +3.3V_WWAN
33P_0402_50V8J

33P_0402_50V8J

33P_0402_50V8J

DMN66D0LDW-7_SOT363-6 QZ11B
15 DMN66D0LDW-7_SOT363-6
1

@ @ @ GPAD PAD-OPEN1x3m
1

1 2AUX_EN_WOWL TPS22966DPUR_SON14_2X3 @ CZ50


CZ63

CZ64

CZ65

RZ38 100K_0402_5% 0.1U_0402_10V7K


2
2

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT NGFF Card
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 30 of 53
5 4 3 2 1
5 4 3 2 1

DI1 EMC@
USB3RN1_D- 1 9 USB3RN1_D-
EMC@ LI1 +5V_USB_CHG_PWR
SW_USB3RN1 4 3 USB3RN1_D- USB3RP1_D+ 2 8 USB3RP1_D+
4 3 JUSB1 CONN@
USB3TN1_D- 4 7 USB3TN1_D- USB3TP1_D+ 9
SW_USB3RP1 1 2 USB3RP1_D+ 1 SSTX+
1 2 USB3TP1_D+ 5 6 USB3TP1_D+ USB3TN1_D- 8 VBUS
DLW21HN900HQ2L_4P USBP0_R_D+ 3 SSTX-

Vinafix.com
D+

100U_1206_6.3V6M

0.1U_0402_25V6
7
GND

1
USBP0_R_D- 2 10
D- GND

CI1

CI3
3 USB3RP1_D+ 6 11
SSRX+ GND

3
AZC199-02SPR7G_SOT23-3
4 12

2
GND GND

DI2 EMC@
D L05ESDL5V0NA-4_SLP2510P8-10-9 USB3RN1_D- 5 13 D
SSRX- GND
EMC@ LI2
SW_USB3TN1 2 1 USB3TN1_C 4 3 USB3TN1_D- TAITW_PUBAU4-09FLBS1FF4H0
CI4 0.1U_0402_10V7K 4 3
20130726 DC23300BOB0 CIS Link OK
SW_USB3TP1 2 1 USB3TP1_C 1 2 USB3TP1_D+
CI5 0.1U_0402_10V7K 1 2

1
DLW21HN900HQ2L_4P LI3 EMC@
PS_USBP0_D+ 1 2 USBP0_R_D+
1 2

PS_USBP0_D- 4 3 USBP0_R_D-
4 3
DLW21HN900HQ2L_4P

+3.3V_SUS

+5V_ALW
+5V_ALW
4.7U_0603_6.3V6K

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

10U_0603_6.3V6M

0.1U_0402_25V6
UI4

@ CI13
3 1
VDD
1

1
@ CI419

@ CI418

@ CI417

9 31 SW_USB3TP1 RI13 2 1 ILIM_SEL


VDD TX+A
CI420

CI415

CI414

CI416

CI19
12 30 SW_USB3TN1 10K_0402_5%
16 VDD TX-A 27 SW_USB3RP1
PCB USB2 0 USB2 3
2

2
20 VDD RX+A 26 SW_USB3RN1 2
29 VDD RX-A 19 SW_USBP0+
VDD D+A 18 SW_USBP0-
D-A 17
USB_IDA G12 UMA USB3102 NX3DV221 near UI3.1 +5V_ALW
+5V_USB_CHG_PWR
25
TX+B DOCK_USB3TP1 <34>
1 24 UI3
<11> USB3TP1
<11> USB3TN1
2 TX+
TX-
TX-B
RX+B
23
DOCK_USB3TN1 <34>
DOCK_USB3RP1 <34>
G12 Entry NA NA 1
IN OUT
12
4 22
C <11> USB3RP1 RX+ RX-B DOCK_USB3RN1 <34> C
5 15 SW_USBP0- 2
<11> USB3RN1 RX- D+B DOCK_USBP0+ <34> DM_OUT
6 14 SW_USBP0+ 3
<11> USBP0+
<11> USBP0-
7 D+
D-
D-B
USB_IDB
13
DOCK_USBP0- <34>
G14 DSC USB3102 NX3DV221 DP_OUT
DP_IN
10 PS_USBP0_D+
8 13 11 PS_USBP0_D-
USB_ID <11> USB_OC0# FAULT# DM_IN
ILIM_SEL 4
OE#
11 G14 UMA USB3102 NX3DV221 5
ILIM_SEL
15
<35> USB_PWR_SHR_VBUS_EN EN ILIM_LO
10 21 16 RI14 2 1
<22,28,35> DOCKED SS_SEL GND ILIM_HI
32 28 22.1K_0402_1%
HS_SEL GND
HGND
33 G14D_En NA NA <35,36> USB_PWR_SHR_EN#
6
7 CTL1 9
PI3USB3102ZLEX_TQFN32_6X3 8 CTL2 NC 14
CTL3 GND 17
G14U_En NA NA GNDP
TPS2544RTER_WQFN16_3X3
check port mapping
DOCKED function
1 Dock
0 M/B

+USB_RIGHT_PWR

JUSB2 CONN@
USB3TP4_D+ 9
1 SSTX+
EMC@ LI9 USB3TN4_D- 8 VBUS
B B
SSTX-

100U_1206_6.3V6M

0.1U_0402_25V6
1 2 USB3RN4_D- USBP3_D+ 3
<11> USB3RN4 1 2 D+
7
GND

1
DI6 EMC@ USBP3_D- 2 10
D- GND

CI8

CI10
4 3 USB3RP4_D+ USB3RN4_D- 1 9 USB3RN4_D- USB3RP4_D+ 6 11
<11> USB3RP4 4 3 SSRX+ GND
4 12

2
GND GND

3
AZC199-02SPR7G_SOT23-3
DLW21HN900HQ2L_4P USB3RP4_D+ 2 8 USB3RP4_D+ USB3RN4_D- 5 13
SSRX- GND

DI3 EMC@
USB3TN4_D- 4 7 USB3TN4_D-
TAITW_PUBAU4-09FLBS1FF4H0
USB3TP4_D+ 5 6 USB3TP4_D+
20130726 DC23300BOB0 CIS Link OK
EMC@ LI8
2 1 USB3TN4_C 1 2 USB3TN4_D- 3
<11> USB3TN4

1
CI28 0.1U_0402_10V7K 1 2
L05ESDL5V0NA-4_SLP2510P8-10-9
2 1 USB3TP4_C 4 3 USB3TP4_D+
<11> USB3TP4 4 3
CI27 0.1U_0402_10V7K
DLW21HN900HQ2L_4P

+5V_ALW +USB_RIGHT_PWR
UI2
1 8
2 GND VOUT 7
3 VIN VOUT 6
VIN VOUT

10U_0603_6.3V6M

0.1U_0402_25V6
4 5
<35> USB_PWR_EN2# EN FLG USB_OC2# <11>

@ CI11
LI4 EMC@

CI12
SW_USBP3+ 1 2 USBP3_D+ SY6288D10CAC_MSOP8
+3.3V_SUS support APR/SPR/LIO Dock

2
UI5 SW_USBP3- 4 3 USBP3_D-
10 1 SW_USBP3+
9 VCC 1D+ 2 SW_USBP3- DLW21HN900HQ2L_4P
<35> DOCKED_LIO_EN S 1D-
0.1U_0402_25V6

8 3
<11> USBP3+ D+ 2D+ DOCK_USBP3+ <34>
1

A A
7 4
<11> USBP3- D- 2D- DOCK_USBP3- <34>
CI38

6 5
OE# GND
2

NX3DV221GM_XQFN10U10_2X1P55

check port mapping DELL CONFIDENTIAL/PROPRIETARY


DOCKED_LIO_EN function Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
1 Dock TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
USB3.0
0 M/B Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 31 of 53
5 4 3 2 1
5 4 3 2 1

USB3.0 repeater

Vinafix.com +3.3V_RUN

1
+3.3V_RUN

4.7K_0402_5%
D D

+3.3V_RUN

RI38

2
@

0.01U_0402_16V7K

0.1U_0402_10V7K
UI7

1
CI29

CI30
I2C_EN 1
13 VDD
VDD

2
1

1
4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%
15 4 B_EQ1
16 A_EQ1/SDA_CTL B_EQ1/I2C_ADDR1 3 B_DE0
A_DE0/SCL_CTL B_DE0/I2C_ADDR0
RI16

RI25

RI18

RI19

RI34

RI36
17 2 B_EQ0
18 A_EQ0/NC B_EQ0/NC 6 B_DE1
A_DE1/NC B_DE1/NC
2

2
19 12
@ @ @ @ @ 20 A_INp A_OUTp 11
A_INn A_OUTn

B_EQ0 USB3RP2_IO 9 22 USB3RP2_RP CI32 2 1 0.1U_0402_10V7K


USB3RN2_IO 8 B_INp B_OUTp 23 USB3RN2_RP CI31 2 1 0.1U_0402_10V7K USB3RP2 <11>
B_EQ1 B_INn B_OUTn USB3RN2 <11>

B_DE0 PD# 5
2 1 7 PD# 10
B_DE1 RI4 2K_0402_1% TEST 14 REXT GND 21
I2C_EN 24 TEST GND 25
PD# I2C_EN GPAD
PS8713BTQFN24GTR2_TQFN24_4X4
TEST
C C
1

1
4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%

4.7K_0402_5%
RI20

RI24

RI22

RI23

RI35

RI37
2

@ @ @ @ @ @

I/O CONN +5V_ALW

JIO1
POWER_SW#_MB 1
<9,36,39> POWER_SW#_MB BREATH_WHITE_LED 2 1
<39> BREATH_WHITE_LED 3 2
4 3
5 4
6 5
7 6
<11,12> USB_OC1# 8 7
<35> USB_PWR_EN1# 9 8
<11> USB3TP2 10 9
<11> USB3TN2 11 10 +5V_ALW +3.3V_ALW +3.3V_RUN
12 11
<11> USBP1+ 13 12

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z
<11> USBP1- 14 13
USB3RP2_IO 15 14
16 15

1
@ CI33

@ CI34

@ CI35
USB3RN2_IO
17 16
18 17

2
B <35,39>
LID_CL# 19 18 B
+3.3V_ALW
20 19
<21,35> AUD_HP_NB_SENSE 21 20
+3.3V_RUN
22 21
<21> AUD_HP_OUT_R
23 22
24 23
25 24
<21> RING2
26 25
<21> SLEEVE
27 26
28 27
29 28
30 29
<21> AUD_HP_OUT_L 30
31
32 GND
GND

ACES_50506-03041-P01

20130807 SP01000Q610 CIS LinkOK

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT USB SW
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 32 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

C C

NFC on USH/B

B B

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT NFC
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 33 of 53
5 4 3 2 1
5 4 3 2 1

JDOCK1

DOCK_DET_1 1 2 DOCK_AC_OFF
3 1 2 4 DOCK_AC_OFF <47>
<28> DOCK_LOM_SPD10LED_GRN# DPC_CA_DET 5 3 4 6 DPB_CA_DET DOCK_LOM_SPD100LED_ORG# <28>
<22,26> DPC_CA_DET 7 5 6 8 DPB_CA_DET <22,26>

<22> DPC_LANE_P0
<22> DPC_LANE_N0
C302 2
C295 2
1 0.1U_0402_10V7K
1 0.1U_0402_10V7K Vinafix.com
DPC_LANE_P0_C
DPC_LANE_N0_C
EMC@ R259 1
EMC@ R252 1
2 33_0402_5% DPC_DOCK_LANE_P0
2 33_0402_5% DPC_DOCK_LANE_N0
9
11
13
7
9
11
8
10
12
10
12
14
DPB_DOCK_LANE_P0 EMC@ R260 1
DPB_DOCK_LANE_N0 EMC@ R261 1
2 33_0402_5% DPB_LANE_P0_C
2 33_0402_5% DPB_LANE_N0_C
C294 2
C296 2
1 0.1U_0402_10V7K
1 0.1U_0402_10V7K DPB_LANE_P0 <22>
DPB_LANE_N0 <22>
C297 2 1 0.1U_0402_10V7K DPC_LANE_P1_C EMC@ R253 1 2 33_0402_5% DPC_DOCK_LANE_P1 15 13 14 16 DPB_DOCK_LANE_P1 EMC@ R254 1 2 33_0402_5% DPB_LANE_P1_C C298 2 1 0.1U_0402_10V7K
D <22> DPC_LANE_P1 15 16 DPB_LANE_P1 <22> D
C299 2 1 0.1U_0402_10V7K DPC_LANE_N1_C EMC@ R255 1 2 33_0402_5% DPC_DOCK_LANE_N1 17 18 DPB_DOCK_LANE_N1 EMC@ R256 1 2 33_0402_5% DPB_LANE_N1_C C303 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N1 19 17 18 20 DPB_LANE_N1 <22>
C304 2 1 0.1U_0402_10V7K DPC_LANE_P2_C EMC@ R257 1 2 33_0402_5% DPC_DOCK_LANE_P2 21 19 20 22 DPB_DOCK_LANE_P2 EMC@ R262 1 2 33_0402_5% DPB_LANE_P2_C C305 2 1 0.1U_0402_10V7K
<22> DPC_LANE_P2 21 22 DPB_LANE_P2 <22>
C306 2 1 0.1U_0402_10V7K DPC_LANE_N2_C EMC@ R263 1 2 33_0402_5% DPC_DOCK_LANE_N2 23 24 DPB_DOCK_LANE_N2 EMC@ R264 1 2 33_0402_5% DPB_LANE_N2_C C307 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N2 25 23 24 26 DPB_LANE_N2 <22>
C300 2 1 0.1U_0402_10V7K DPC_LANE_P3_C EMC@ R265 1 2 33_0402_5% DPC_DOCK_LANE_P3 27 25 26 28 DPB_DOCK_LANE_P3 EMC@ R258 1 2 33_0402_5% DPB_LANE_P3_C C308 2 1 0.1U_0402_10V7K
<22> DPC_LANE_P3 27 28 DPB_LANE_P3 <22>
C301 2 1 0.1U_0402_10V7K DPC_LANE_N3_C EMC@ R266 1 2 33_0402_5% DPC_DOCK_LANE_N3 29 30 DPB_DOCK_LANE_N3 EMC@ R267 1 2 33_0402_5% DPB_LANE_N3_C C309 2 1 0.1U_0402_10V7K
<22> DPC_LANE_N3 31 29 30 32 DPB_LANE_N3 <22>
DPC_DOCK_AUX 33 31 32 34 DPB_DOCK_AUX
<26> DPC_DOCK_AUX 35 33 34 36 DPB_DOCK_AUX <26>
DPC_DOCK_AUX# DPB_DOCK_AUX#
<26> DPC_DOCK_AUX# 37 35 36 38 DPB_DOCK_AUX# <26>
DPC_DOCK_HPD 39 37 38 40 DPB_DOCK_HPD
<22> DPC_DOCK_HPD 39 40 DPB_DOCK_HPD <22>

0.033U_0402_16V7K
41 42
+NBDOCK_DC_IN_SS 41 42 ACAV_DOCK_SRC# <47>

0.033U_0402_16V7K
43 44
43 44

@
BLUE_DOCK 45 46
<22> BLUE_DOCK 45 46 DAT_DDC2_DOCK <22>

C311
47 48
47 48 CLK_DDC2_DOCK <22>

@ C310
49 50

2
51 49 50 52

2
RED_DOCK 53 51 52 54 SATA_PRX_DKTX_P0 2 1
Close to DOCK <22> RED_DOCK 53 54 SATA_PRX_DKTX_P0_C <6> Close to DOCK
55 56 SATA_PRX_DKTX_N0 C312 2 1 0.01U_0402_16V7K
Its for Enhance ESD on 57 55 56 58 C313 0.01U_0402_16V7K
SATA_PRX_DKTX_N0_C <6> Its for Enhance ESD on dock
dock issue. GREEN_DOCK 59 57 58 60 SATA_PTX_DKRX_P0 1 2 issue.
<22> GREEN_DOCK 61 59 60 62 SATA_PTX_DKRX_P0_C <6>
SATA_PTX_DKRX_N0 C314 1 2 0.01U_0402_16V7K
63 61 62 64 C315 0.01U_0402_16V7K SATA_PTX_DKRX_N0_C <6>
65 63 64 66
<22> HSYNC_DOCK 67 65 66 68 DOCK_USBP3+ <31>
DPC_DOCK_HPD <22> VSYNC_DOCK 69 67 68 70 DOCK_USBP3- <31>
71 69 70 72
<36> CLK_MSE 73 71 72 74 DOCK_USBP0+ <31>
<36> DAT_MSE 75 73 74 76 DOCK_USBP0- <31>
75 76
1
100K_0402_5%

77 78
<21> DAI_BCLK# 79 77 78 80 CLK_KBD <36>
<21> DAI_LRCK# 79 80 DAT_KBD <36>
R268

C 81 82 C
83 81 82 84
<21> DAI_DI 85 83 84 86 DOCK_USB3RN1 <31>
2

<21> DAI_DO# 87 85 86 88 DOCK_USB3RP1 <31>


87 88 EMI solution for E-Docking USB
89 90
<21> DAI_12MHZ# 91 89 90 92 DOCK_USB3TN1 <31>
93 91 92 94 DOCK_USB3TP1 <31>
DPB_DOCK_HPD
95 93 94 96
97 95 96 98
<35> D_LAD0 97 98 BREATH_LED# <36,39>

100K_0402_5%
99 100
<35> D_LAD1 99 100 DOCK_LOM_ACTLED_YEL# <28>

1
101 102
101 102

R271
103 104
<35> D_LAD2 105 103 104 106 DOCK_LOM_TRD0+ <28>
<35> D_LAD3 107 105 106 108 DOCK_LOM_TRD0- <28>
109 107 108 110

2
<35> D_LFRAME# 111 109 110 112 DOCK_LOM_TRD1+ <28> +3.3V_ALW2
<35> D_CLKRUN# 113 111 112 114 DOCK_LOM_TRD1- <28> +LOM_VCT
115 113 114 116
<35> D_SERIRQ 115 116

1U_0402_6.3V6K
117 118 DOCK_DET# 1 2
<35> D_DLDRQ1# 117 118 +LOM_VCT
119 120 100K_0402_5% R272
119 120

@ C316
121 122
<7> CLK_PCI_DOCK 123 121 122 124 DOCK_LOM_TRD2+ <28>
125 123 124 126 DOCK_LOM_TRD2- <28>

2
127 125 126 128
<36> DOCK_SMB_CLK 129 127 128 130 DOCK_LOM_TRD3+ <28>
<36> DOCK_SMB_DAT 131 129 130 132 DOCK_LOM_TRD3- <28>
133 131 132 134
<35,40> DOCK_SMB_ALERT# 135 133 134 136 DOCK_DCIN_IS+ <46>
<40> DOCK_PSID 137 135 136 138 DOCK_DCIN_IS- <46>
139 137 138 140
<36> DOCK_PWR_BTN# 141 139 140 142 DOCK_POR_RST# <36>
D19
143 141 142 144 DOCK_DET_R# 1 2
B <35,40,47> SLICE_BAT_PRES# 143 144 DOCK_DET# <35,47> B
145 148 RB751S40T1G_SOD523-2
146 GND1 GND2 149
+DOCK_PWR_BAR PWR1 PWR2 +DOCK_PWR_BAR
147 150
PWR1 PWR2
3

2
4.7U_0805_25V6-K

0.1U_0603_50V7K

L30ESD24VC3-2_SOT23-3

0.1U_0603_50V7K
151 157
Shield_G Shield_G

1
D20 @

C318
152 158
Shield_G Shield_G
1

1
@ C33

C317

153 159
154 Shield_G Shield_G 160

2
155 Shield_G Shield_G 161
2

156 Shield_G Shield_G 162


Shield_G Shield_G

WD2F144WB7
JAE_WD2F144WB7-DT
DAI_12MHZ# DAI_BCLK# CLK_PCI_DOCK
CONN@

1
10_0402_5%

EMC@

10_0402_5%

EMC@

10_0402_5%

EMC@
R41

R6

R273
20130726 SP0300019A0 CIS Link OK

2
4.7P_0402_50V8C
EMC@ C43

4.7P_0402_50V8C
EMC@ C42

4.7P_0402_50V8C
EMC@ C319
1

1
2

2
EMI depop location

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT E-Dock
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 34 of 53
5 4 3 2 1
5 4 3 2 1

+3.3V_ALW
+3.3V_ALW +3.3V_ALW_UE1
+3.3V_ALW
@ PJP14
1 2
RPE9

10U_0603_6.3V6M

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_10V7K

0.1U_0402_25V6

0.1U_0402_25V6
8 1 USB_PWR_SHR_VBUS_EN PAD-OPEN1x1m

1
7 2 USB_PWR_EN1# PCIE_WAKE#_R 2 1

1
CE1
6 3 USB_PWR_EN2# 10K_0402_5% RE35

Vinafix.com

CE2

CE3

CE4

CE5

CE6
5 4

2
USB_PWR_SHR_EN# <31,36>

2
100K_0804_8P4R_5% WWAN_WAKE# 2 1
10K_0402_5% RE276
D 1 2 SLICE_BAT_PRES# D
RE5 100K_0402_5%

A17
B30
A43
A54
1 2 WWAN_RADIO_DIS#

B5
RE10 100K_0402_5% UE1
1 2 WLAN_WIGIG60GHZ_DIS# +3.3V_RUN

VCC1
VCC1
VCC1
VCC1
VCC1
RE8 100K_0402_5% A23
1 2 DOCK_SMB_ALERT# B52 GPIOI0 B63 RPE8
<31> DOCKED_LIO_EN GPIOA0 GPIOI1
RE9 100K_0402_5% A49 A60 LPC_LDRQ1# 1 8
B53 GPIOA1 GPIOI2/TACH0 A61 D_DLDRQ1# 2 7
<28> LAN_DISABLE#_R GPIOA2 GPIOI3
RPE4 PROCHOT_GATE A50 B65 D_SERIRQ 3 6
8 1 NGFF_CONFIG_0 LID_CL_SIO# B54 GPIOA3 GPIOI4 A62 D_CLKRUN# 4 5
7 2 NGFF_CONFIG_1 DOCK_SMB_ALERT# A51 GPIOA4 GPIOI5 B66 SATA2_PCIE6_L1 <6,12>
<34,40> DOCK_SMB_ALERT# GPIOA5 GPIOI6
6 3 NGFF_CONFIG_2 @ T96 PAD~D TOUCH_SCREEN_PD# B55 A63 DOCK_AC_OFF_EC 100K_0804_8P4R_5%
5 4 NGFF_CONFIG_3 A52 GPIOA6 GPIOI7 DOCK_AC_OFF_EC <47>
GPIOA7 B67 AUX_EN_WOWL
100K_0804_8P4R_5% USB_PWR_EN2# A33 GPIOJ0 A64 AUX_EN_WOWL <30>
<31> USB_PWR_EN2# EN_I2S_NB_CODEC# B36 GPIOB0 GPIOJ1/TACH1 A5
1 2 BT_RADIO_DIS# <21> EN_I2S_NB_CODEC# USH_PWR_STATE# A34 GPIOB1 GPIOJ2/TACH2 B6
<27> USH_PWR_STATE# GPOC2 GPIOJ3
RE11 100K_0402_5% EN_DOCK_PWR_BAR B37 A6 GPIO_PSID_SELECT
<47> EN_DOCK_PWR_BAR GPOC3 GPIOJ4 GPIO_PSID_SELECT <40> PCIE_WAKE# <30>
1 2 HW_GPS_DISABLE2# HW_GPS_DISABLE2# A35 B7
<30> HW_GPS_DISABLE2# GPOC4 GPIOJ5
RE12 100K_0402_5% B38 A7 DOCK_HP_DET
1 2 PROCHOT_GATE <23> PANEL_BKEN_EC LCD_TST A36 GPOC5 GPIOJ6 B8 DOCK_MIC_DET DOCK_HP_DET <21>
<23> LCD_TST GPOC6/TACH4 GPIOJ7 DOCK_MIC_DET <21>
@ RE83 100K_0402_5% PSID_DISABLE# A37
<40> PSID_DISABLE# B40 GPIOC7 A8 PCIE_WAKE#_R 2 1 1 2
GPIOD0 GPIOK0 PCH_PCIE_WAKE# <9,12,36>
DOCKED A38 B9 MASK_SATA_LED# @ RE275 0_0402_5% 0_0402_5% @ RE274
<22,28,31> DOCKED GPIOC1 GPIOK1/TACH3 MASK_SATA_LED# <39>
DOCK_DET# B41 B10 PCIE_WAKE#_R
<34,47> DOCK_DET# GPIOC0 GPIOK2
AUD_NB_MUTE# A39 A10 LED_SATA_DIAG_OUT#
<21> AUD_NB_MUTE# GPIOB7 GPIOK3 LED_SATA_DIAG_OUT# <39>
B42 B11 Stuff RE275 and no stuff RE274 keep E5 design
<30> 3.3V_WWAN_EN GPIOB6 GPIOK4 Stuff RE274 and no stuff RE275 to save two GPIOs on EC(PCH_PCIE_WAKE# should be output with OD)
LCD_VCC_TEST_EN A40 A11
<23> LCD_VCC_TEST_EN GPIOB5 GPIOK5
WWAN_WAKE# B43 B12 NGFF_CONFIG_0
<30> WWAN_WAKE# GPIOB4 GPIOK6 NGFF_CONFIG_0 <30>
AUD_HP_NB_SENSE A41 A12
<21,32> AUD_HP_NB_SENSE GPIOB3 GPIOK7
USB_PWR_EN1# B44
<32> USB_PWR_EN1# GPIOB2 B60
GPIOL0/PWM7 A57 SLICE_BAT_ON 2 1
B32 GPIOL1/PWM8 B64 RE17 100K_0402_5%
C
SLICE_BAT_ON A31 GPIOD1 GPIOL2/PWM0 B68 C
<47> SLICE_BAT_ON GPIOD2 GPIOL3/PWM1 WLAN_DISBL# <28>
SLICE_BAT_PRES# B33 A9
<34,40,47> SLICE_BAT_PRES# EXPRESS_DET# B15 GPIOD3 GPIOL4/PWM3 B1
@ T97 PAD~D GPIOD4 GPIOL5/PWM2
EXPRESS_DET# for 15U no dock only @ T99 PAD~D SMART_DET# A15 A18 NGFF_CONFIG_1
GPIOD5 GPIOL6 NGFF_CONFIG_1 <30>
B16 A44 NGFF_CONFIG_2
GPIOD6 GPIOL7/PWM5 NGFF_CONFIG_2 <30>
A16
GPIOD7 B34 NGFF_CONFIG_3
GPIOM1 NGFF_CONFIG_3 <30>
1 2 SYS_LED_MASK# B39
RE21 10K_0402_5% WLAN_WIGIG60GHZ_DIS# A1 GPIOM3/PWM4 B51 DIS_BAT_PROCHOT#
<30> WLAN_WIGIG60GHZ_DIS# GPIOE0/RXD GPIOM4/PWM6 DIS_BAT_PROCHOT# <47>
EC5048_TX B2
<36> EC5048_TX GPIOE1/TXD
@ T98 PAD~D USB_DB_DET# A2
1 2 LCD_TST B3 GPIOE2/RTS# A27 LPC_LAD0
GPIOE3/DSR# LAD0 LPC_LAD0 <7,36>
RE20 100K_0402_5% A3 A26 LPC_LAD1
GPIOE4/CTS# LAD1 LPC_LAD1 <7,36>
B45 B26 LPC_LAD2
GPIOE5/DTR# LAD2 LPC_LAD2 <7,36>
A42 B25 LPC_LAD3
GPIOE6/RI# LAD3 LPC_LAD3 <7,36>
B4 A21 LPC_LFRAME#
GPIOE7/DCD# LFRAME# LPC_LFRAME# <7,36>
B22 PCH_PLTRST#_EC
LRESET# PCH_PLTRST#_EC <9,27,30,36>
A28 CLK_PCI_SIO
PCICLK CLK_PCI_SIO <7>
A59 B20 CLKRUN#
GPIOF0 CLKRUN# CLKRUN# <9,12,36>
B62
<27> BCM5882_ALERT# A58 GPIOF1 A22 LPC_LDRQ1#
B61 GPIOF2 LDRQ1# B21
GPIOF3/TACH8 SER_IRQ IRQ_SERIRQ <12,36>
A56 A32
VGA_ID B59 GPIOF4/TACH7 14.318MHZ/GPIOM0 B35
GPIOF5 CLK32/GPIOM2 EC_32KHZ_MEC5085 <30,36>
A55
B58 GPIOF6
GPIOF7 B29 D_LAD0
DLAD0 D_LAD0 <34>
B28 D_LAD1
DLAD1 D_LAD1 <34>
B47 A25 D_LAD2
+3.3V_ALW GPIOG0/TACH5 DLAD2 D_LAD2 <34>
A45 A24 D_LAD3
GPIOG1 DLAD3 D_LAD3 <34>
<28,39> SYS_LED_MASK# SYS_LED_MASK# B48 B23 D_LFRAME#
GPIOG2 DLFRAME# D_LFRAME# <34>
A46 A19 D_CLKRUN#
GPIOG3 DCLKRUN# D_CLKRUN# <34>
B49 B24 D_DLDRQ1#
GPIOG4 DLDRQ1# D_DLDRQ1# <34>
VGA_ID 1 2 WIRELESS_LED# A47 A20 D_SERIRQ
<30,39> WIRELESS_LED# GPIOG5 DSER_IRQ D_SERIRQ <34>
B 100K_0402_5% RE87 B50 B
VGA_ID 1 2 <31> USB_PWR_SHR_VBUS_EN A48 GPIOG6
@ 100K_0402_5% RE85 GPIOG7/TACH6 A29 BC_INT#_ECE5048
BC_INT# BC_INT#_ECE5048 <36>
B31 BC_DAT_ECE5048
BC_DAT BC_DAT_ECE5048 <36>
B13 A30 BC_CLK_ECE5048
GPIOH0 BC_CLK BC_CLK_ECE5048 <36>
BT_RADIO_DIS# A13
<30> BT_RADIO_DIS# GPIOH1
WWAN_RADIO_DIS# A53 +3.3V_ALW
<30> WWAN_RADIO_DIS# SYSOPT1/GPIOH2
VGA_ID0 B57 A4 RUNPWROK
B14 SYSOPT0/GPIOH3 PWRGD RUNPWROK <9,36>
A14 GPIOH4 B56
Discrete 0 <9> SIO_SLP_WLAN# GPIOH5 OUT65

1
100K_0402_5%
B17
B18 GPIOH6
UMA 1 GPIOH7

RE25
B19 1 2
TEST_PIN RE24 10K_0402_5% +CAP_LDO trace width 20 mils
B46 +CAP_LDO

2
CAP_LDO

4.7U_0603_6.3V6K
B27
VSS

1
C1 LID_CL_SIO# 2 1
EP LID_CL# <32,39>

CE7
RE26 10_0402_5%
DB Version 0.4 CLK_PCI_SIO

@EMC@ RE27

0.047U_0402_16V4Z
ECE5048-LZY_DQFN132_11X11~D

1
33_0402_5%

CE8
2
2

@EMC@ CE9
33P_0402_50V8J
1
2
A A
E
M
I
d
e
p
o
p
l
o
c
a
t
i
o
n
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT ECE5048
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 35 of 53
5 4 3 2 1
5 4 3 2 1

+3.3V_ALW +RTC_CELL

1 2 +RTC_CELL_VBAT +RTC_CELL

0.1U_0402_25V6
@ RE32 0_0402_5% +RTC_CELL

1
100K_0402_5%
1 2 BC_DAT_ECE5048

1
CE11

100K_0402_5%
RE36 100K_0402_5%

RE31

RE62
1 2 PBAT_SMBDAT @ CE10 @ CE44

2
RE37 2.2K_0402_5% 1 2 1 2
1 2 PBAT_SMBCLK +3.3V_ALW_UE2

2
RE43 2.2K_0402_5% 1U_0402_6.3V6K 1U_0402_6.3V6K

2
0.1U_0402_25V6

1U_0402_6.3V6K
POWER_SW_IN# 1 2 DOCK_PWR_SW# 1 2
POWER_SW#_MB <9,32,39> DOCK_PWR_BTN# <34>
1 RE33 10K_0402_5% RE42 10K_0402_5%

1U_0402_6.3V6K

1U_0402_6.3V6K
CE13

1
CE14
+3.3V_ALW_UE2

CE12

CE45
2
2

Vinafix.com

2
1U_0402_6.3V6K
0.1U_0402_25V6
1

1
D D

CE20

CE15
UE2
+3.3V_RUN

2
2 B64 A10
VBAT GPIO021/RC_ID1 AC_DIS <40,46,47>
B10 BOARD_ID
GPIO020/RC_ID2 B8
1 2 FAN1_PWM +3.3V_ALW +3.3V_ALW_UE2 A22 GPIO014/GPTP-IN7/RC_ID3 B27 LAN_WAKE# mCARD_PCIE#_SATA <6,12>
H_VTR GPIO025/UART_CLK B44 LAN_WAKE# <12,28>
RE48 10K_0402_5% HOST_DEBUG_TX
1 2 FAN1_TACH @ PJP15 GPIO120/UART_TX/V2P_COUT_HI1 B46 ME_FWP_EC
GPIO124/GPTP-OUT5/UART_RX/V2P_COUT_LO1 ME_FWP_EC <6>
RE51 10K_0402_5% 1 2 A58 B26 RUNPWROK
VTR_ADC VCC_PWRGD A25 EN_INVPWR RUNPWROK <9,35> SIO_SLP_S4# 1 2
GPIO060/KBRST/BCM_B_INT# EN_INVPWR <23>

10U_0603_6.3V6M

0.1U_0402_25V6
PAD-OPEN1x1m B36

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
@ RE282 0_0402_5%
B3 GPIO101/ECGP_SCLK B37 SIO_SLP_S4# <9>
VTR GPIO103/ECGP_MISO SIO_SLP_LAN# <9,28>

1
@CE16
1 2 EN_INVPWR A11 B38 USB_PWR_SHR_EN# SUS_ON_EC 1 2
VTR GPIO105/ECGP_MOSI USB_PWR_SHR_EN# <31,35> SUS_ON <38,42>

CE21

CE17

CE22

CE18

CE23

CE19
RE55 100K_0402_5% A26 A34 PCH_ALW_ON @ RE281 0_0402_5%
1 2 RESET_OUT# B35 VTR GPIO102/BCM_C_INT# A35 SIO_SLP_S3# PCH_ALW_ON <38>
SIO_SLP_S3# <9>

2
RE56 10K_0402_5% A41 VTR GPIO104/SLP_S0# A36 PCH_DPWROK
A52 VTR GPIO106 A40 MSDATA PCH_DPWROK <9>
VTR GPIO116/MSDATA/V2P_COUT_LO/TAP_SEL_STRAP B43 MSCLK SIO_SLP_S3# 1 2
GPIO117/MSCLK/V2P_COUT_HI A45 PCH_RSMRST# @ RE280 0_0402_5%
GPIO127/A20M B65 FWP# PCH_RSMRST# <37>
SML1_SMBDATA A5 nFWP RUN_ON_EC 1 2
SML1_SMBDATA <7> B6 GPIO007/I2C1D_DATA/PS2_CLK0B/I2C3A_DATA RUN_ON <36,38>
+5V_RUN SML1_SMBCLK @ RE279 0_0402_5%
SML1_SMBCLK <7> A37 GPIO010/I2C1D_CLK/PS2_DAT0B/I2C3A_CLK/GANG_DATA0 B57
RPE2 CLK_TP_SIO
1 8 <37> CLK_TP_SIO B40 GPIO110/PS2_CLK2/GPTP-IN6 GPIO156/LED1/GANG_DATA1 B1 BREATH_LED# <34,39>
CLK_KBD DAT_TP_SIO BAT1_LED#
2 7 <37> DAT_TP_SIO A38 GPIO111/PS2_DAT2/GPTP-OUT6 GPIO157/LED0 A55 BAT1_LED# <39> 1 2
DAT_KBD for no-dock : A38 use LCD_TST CLK_KBD BAT2_LED# ALW_PWRGD_3V_5V_EC
3 6 <34> CLK_KBD B41 GPIO112/PS2_CLK1A GPIO153/LED2/GANG_DATA4 A1 BAT2_LED# <39> ALW_PWRGD_3V_5V <37,41>
CLK_MSE for no-dock : B41 use Free DAT_KBD ALW_PWRGD_3V_5V_EC @ RE283 0_0402_5%
4 5 <34> DAT_KBD A39 GPIO113/PS2_DAT1A GPIO027/GPTP-OUT1 B28
DAT_MSE for no-dock : A39 use SLP_ME_CSW_DEV# CLK_MSE
<34> CLK_MSE B42 GPIO114/PS2_CLK0A GPIO026/GPTP-IN1 B2 SIO_SLP_A# <9>
for no-dock :B42 use Free DAT_MSE
<34> DAT_MSE B59 GPIO115/PS2_DAT0A GPIO001/ECSPI_CS1/32KHZ_OUT A8 EC_32KHZ_MEC5085 <30,35> for no-dock : B2 use Free
4.7K_8P4R_5% PBAT_SMBDAT
<40> PBAT_SMBDAT A56 GPIO154/I2C1C_DATA/PS2_CLK1B/GANG_DATA5 GPIO015/GPTP-OUT7 B9 ME_SUS_PWR_ACK <9>
PBAT_SMBCLK RUN_ON_EC
<40> PBAT_SMBCLK GPIO155/I2C1C_CLK/PS2_DAT1B/GANG_DATA6 GPIO016/GPTP-IN8 A9 PM_APWROK
A51 GPIO017/GPTP-OUT8 B39 PM_APWROK <9>
JTAG_TDI RESET_OUT# +3.3V_ALW
1 2 B55 GPIO145/I2C1K_DATA/JTAG_TDI GPIO107/NRESET_OUT A44 RESET_OUT# <9,15>
MSDATA JTAG_TDO PCH_PCIE_WAKE#
RE86 10K_0402_5% JTAG_CLK B56 GPIO146/I2C1K_CLK/JTAG_TDO GPIO125/GPTP-IN5/PECI_REQUEST#/GANG_BUSY PCH_PCIE_WAKE# <9,12,35>
1 2 DOCK_POR_RST# JTAG_TMS A53 GPIO147/I2C1J_DATA/I2C2C_DATA/JTAG_CLK A54 AC_PRESENT
B47 GPIO150/I2C1J_CLK/I2C2C_CLK/JTAG_TMS GPIO151/GPTP-IN4/GANG_DATA2 B58 AC_PRESENT <9,12>
RE277 100K_0402_5% JTAG_RST# SIO_PWRBTN# +3.3V_RUN
JTAG_RST# GPIO152/GPTP-OUT4 SIO_PWRBTN# <9>
RPE10 RPE3
8 1 RUN_ON FAN1_TACH B22 A3 DOCK_SMB_DAT DOCK_SMB_DAT 1 8
7 2 A21 GPIO050/FAN_TACH1/GTACH0/GANG_START GPIO003/I2C1A_DATA B4 DOCK_SMB_DAT <34> 2 7
SUS_ON for no-dock : A21 use LID_CL_SIO# DOCK_SMB_CLK DOCK_SMB_CLK
6 3 <34> DOCK_POR_RST# B23 GPIO051/FAN_TACH2/GANG _MODE GPIO004/I2C1A_CLK A4 DOCK_SMB_CLK <34> 3 6
A_ON SUS_ON_EC A_ON GPU_SMBDAT
5 4 PCH_ALW_ON trace width 20 mils B24 GPIO052/FAN_TACH3/GTACH1/GANG_ERROR GPIO005/I2C1B_DATA/BCM_B_DAT B5 A_ON <38> GPU_SMBCLK 4 5
trace width 20 mils <40> PS_ID A23 GPIO053/PWM0 GPIO006/I2C1B_CLK/BCM_B_CLK B7 SIO_EXT_WAKE# <9,12>
<9> SUSACK# B25 GPIO054/PWM1/GPWM1 GPIO012/I2C1H_DATA/I2C2D_DATA A7 SYS_PWROK <9>
100K_0804_8P4R_5% <23> BIA_PWM_EC BIA_PWM_EC 2.2K_0804_8P4R_5%
A24 GPIO055/PWM2 GPIO013/I2C1H_CLK/I2C2D_CLK/GANG_DATA3 B48 ENVDD_PCH <10,23>
FAN1_PWM GPU_SMBDAT
GPIO056/PWM3/GPWM0 GPIO130/I2C2A_DATA/BCM_C_DAT B49 GPU_SMBCLK
GPIO131/I2C2A_CLK/BCM_C_CLK A47 CHARGER_SMBDAT
GPIO132/I2C1G_DATA B50 CHARGER_SMBDAT <46>
CHARGER_SMBCLK
A43 GPIO140/I2C1G_CLK B52 CHARGER_SMBCLK <46>
for no-dock : A43 use BC_CLK_ECE1099 BC_CLK_ECE5048
<35> BC_CLK_ECE5048 B45 GPIO123/BCM_A_CLK GPIO141/I2C1F_DATA/I2C2B_DATA A49 SIO_SLP_SUS# <9>
for no-dock : B45 use BC_DAT_ECE1099 BC_DAT_ECE5048
<35> BC_DAT_ECE5048 A42 GPIO122/BCM_A_DAT GPIO142/I2C1F_CLK/I2C2B_CLK B53 PBAT_PRES# <40,46,47>
for no-dock : A42 use BC_INT#_ECE1099 BC_INT#_ECE5048 USH_SMBDAT +3.3V_ALW
<35> BC_INT#_ECE5048 B20 GPIO121/BCM_A_INT# GPIO143/I2C1E_DATA A50 USH_SMBDAT <27>
USH_SMBCLK
C <46,47> ACAV_IN_NB A18 GPIO032/BCM_E_CLK GPIO144/I2C1E_CLK USH_SMBCLK <27> C
SIO_SLP_S5#
<9> SIO_SLP_S5# BEEP B19 GPIO031/GPTP-OUT2/BCM_E_DAT A59 1 2 RPE5
<21> BEEP GPIO030/GPTP-IN2/BCM_E_INT#/GANG_DATA7 SYSPWR_PRES +3.3V_ALW2
BC_CLK_ECE1117 A20 RE57 1K_0402_5% 1 8 +RTC_CELL
<37> BC_CLK_ECE1117 GPIO047/LSBCM_D_CLK

1
100K_0402_5%
BC_DAT_ECE1117 B21 B62 BC_DAT_ECE1117 2 7
<37> BC_DAT_ECE1117 GPIO046/LSBCM_D_DAT/GANG_STROBE BGP0
BC_INT#_ECE1117 A19 A64 ACAV_IN POA_WAKE# 3 6
<37> BC_INT#_ECE1117 GPIO045/LSBCM_D_INT# VCI_OVRD_IN ACAV_IN <46,47>

RE58
A60 ALWON VCI_IN2# 4 5
A6 VCI_OUT B67 ALWON <41>
SIO_EXT_SMI# POWER_SW_IN#
<11,12> SIO_EXT_SMI# A27 GPIO011/nSMI VCI_IN0# A63
SIO_RCIN# DOCK_PWR_SW# 100K_0804_8P4R_5%

2
<12> SIO_RCIN# A28 GPIO061/LPCPD# VCI_IN1# B63 VCI_IN2#
<12,35> IRQ_SERIRQ PCH_PLTRST#_EC B30 SER_IRQ VCI_IN2# B68 POA_WAKE#
<9,27,30,35> PCH_PLTRST#_EC A29 LRESET# VCI_IN3#
CLK_PCI_MEC
<7> CLK_PCI_MEC B31 PCI_CLK B51
LPC_LFRAME# +PECI_VREF +1.05V_RUN
<7,35> LPC_LFRAME# A30 LFRAME# VREF_PECI A48 1 2
LPC_LAD0 PECI_EC_R
<7,35> LPC_LAD0 LAD0 PECI_DAT PECI_EC <9>

0.1U_0402_25V6
LPC_LAD1 B32 RE60 43_0402_5% +3.3V_ALW
<7,35> LPC_LAD1 A31 LAD1 B13
LPC_LAD2 REM_DIODE1_N CE24 1 2 2200P_0402_50V7K
<7,35> LPC_LAD2 LAD2 DN1_DP1A/THERM

CE25
LPC_LAD3 B33 A13 REM_DIODE1_P RPE6
<7,35> LPC_LAD3 A32 LAD3 DP1_DN1A/VREF_T B14
CLKRUN# REM_DIODE2_N CE26 1 2 2200P_0402_50V7K THERMATRIP3# 1 8
<9,12,35> CLKRUN# A33 CLKRUN# DN2_DP2A A14 2 7
SIO_EXT_SCI# REM_DIODE2_P CHARGER_SMBDAT
<12> SIO_EXT_SCI#

2
GPIO100/NEC_SCI DP2_DN2A A15 CHARGER_SMBCLK 3 6
MEC_XTAL1 A61 DN3_DP3A B16 4 5
MEC_XTAL2 2 1 MEC_XTAL2_R A62 XTAL1 DP3_DN3A A16 REM_DIODE4_N CE27 1 2 2200P_0402_50V7K
@ RE61 0_0402_5% XTAL2 DN4_DP4A B17 REM_DIODE4_P 10K_8P4R_5%
DP4_DN4A B15 CE24, CE26, CE27 Place near UE2
VIN A17 VSET_5085
VSET A12
VCP I_ADP <46>
B34 THERMATRIP2#
THERMTRIP2# A2 THERMATRIP3# PCH_RSMRST# 1 2
GPIO002/THERMTRIP3# B29 THSEL_STRAP 47K_0402_5% RE88

VSS_ADC
GPIO024/THSEL_STRAP

VSS_RO
VR_CAP
A46 H_PROCHOT#

H_VSS
PROCHOT_IN#/PROCHOT_IO# H_PROCHOT# <9,45,46>

AGND
B61 1 2
I_BATT <46>

VSS
V_ISYS0 A57 RE64 4.7K_0402_5%

EP
V_ISYS1 I_SYS <46>
MEC5085-LZY_DQFN132_11X11

B66

B11

B60

+VR_CAP B12

B54

B18

C1
15mil

S
e
t
t
i
n
g
f
o
r
T
h
e
r
m
a
l
D
e
s
i
g
n
4.7U_0603_6.3V6K
1

CE31
JFAN1
+3.3V_ALW Thermal diode mapping 1

2
1 2 FAN1_PWM
2 3 FAN1_TACH
5085 Channel Location 3
1
100K_0402_5%

4
ESR <2ohms 4 +5V_RUN
RE63

10U_0603_6.3V6M

RB751S40T1G_SOD523-2
5
DP1/DN1 CPU GND1

1
6
GND2

1
CLK_PCI_MEC @
32 KHz Clock
2

@EMC@ RE66

CE32

DE1
DP2/DN2 DIMM ACES_50271-0040N-001
1
10_0402_5%

CONN@

2
B JTAG_RST# B

2
DN2a/DP2a WiGig
20130726 same as Goliad
1

MEC_XTAL1 1 2 MEC_XTAL2 +3.3V_RUN


2
1U_0402_6.3V6K

4.7P_0402_50V8C
@EMC@ CE34

DP3/DN3 VGA
1

1
@SHORT PADS~D
JTAG1 CONN@

100_0402_1%

22P_0402_50V8J

22P_0402_50V8J

10K_0402_5%
YE1
1

1
@ RE65

32.768KHZ_12.5PF_Q13FC135000040 reserve for DC fan


1

1
CE30

RE67
DP4/DN4 V.R
CE28

CE29

+3.3V_ALW
2

+3.3V_ALW
2

Place under CPU

2
100K_0402_5%
2

EMI depop location


Place CE35 close to the QE3 as possible

8.2K_0402_5%
RUNPWROK
2

1
RE68
Place close pin A29 REM_DIODE1_P

RE69
3
DMN66D0LDW-7_SOT363-6

100P_0402_50V8J

1
2 C +1.05V_RUN

QE2B

@ CE35
2

2
RUN_ON# 5 B

1
E QE3

3
6
DMN66D0LDW-7_SOT363-6

MMBT3904WT1G_SC70-3~D 1 2 THERMATRIP2#

4
REM_DIODE1_N RE70 2.2K_0402_5%
QE2A

MMBT3904WT1G_SC70-3

0.1U_0402_25V6
2
<36,38> RUN_ON

1
+3.3V_ALW C
1 2 2
DP2/DN2 for SODIMM on QE5, place QE5 close <15,45> H_VR_EN
1

1
@

QE4

CE36
RE284 2.2K_0402_5% B
to SODIMM and CE37 close to QE5 E

3
49.9_0402_1%

2
1

8
7
6
5

+3.3V_ALW
10K_8P4R_5%

DN2a/DP2a for WiGig on QE7, place QE7 close


RE71

to WiGig/WLAN and CE46 close to QE7


RPE7

REM_DIODE2_P <12> H_THERMTRIP#


1

1
10K_0402_5%

10K_0402_5%

10K_0402_5%

100K_0402_5%

CONN@
2

1
2
3
4

@ RE75

100P_0402_50V8J
JDEG1 MMBT3904WT1G_SC70-3~D

1
RE72

RE73

RE74

100P_0402_50V8J

@ CE37
1
E
C
1

1
@ CE46
2 2 2
B
JTAG_TDI
2 3 JTAG_TMS B
2

2
3 4 JTAG_CLK
C
QE7 E QE5

3
4 5 JTAG_TDO MMBT3904WT1G_SC70-3~D
5 6 MSCLK
6 7 MSDATA +3.3V_ALW +3.3V_ALW REM_DIODE2_N
7 8 HOST_DEBUG_TX
8 9
9 EC5048_TX <35>
33K_0402_5%

10K_0402_5%

10
10 DP4/DN4 for Skin on QE6, place QE6 close to Vcore VR choke.
1

Pin8 5085_TXD for EC Debug


RE79

RE81

pin9 5048_TXD for SBIOS REM_DIODE4_P VSET_5085 THSEL_STRAP 1 2


11 debug RE79 CE40 REV
RE78 1K_0402_5%
GND1

100P_0402_50V8J

0.1U_0402_25V6
12
GND2 240K 4700p X00

1
1.58K_0402_1%
2

1
@CE39
C
130K 4700p X01

CE38

RE77
ACES_50521-01041-P01 BOARD_ID FWP# 2
A B A
33K 4700p X02 Channel 1
*

2
4700P_0402_25V7K

E QE6
Thermal Monitoring Interface Strap Option

2
2
10K_0402_5%

MMBT3904WT1G_SC70-3~D
1K 4700p A00
1

@ RE82

HIGH Thermistor Readings


CE40

REM_DIODE4_N
CONN@ +3.3V_RUN LOW Diode Readings
2

JLPDE1
1

1
1 2
2 3 LPC_LAD0
Rest=1.58K , Tp=96 degree
3 4 LPC_LAD1
4 5 LPC_LAD2 BOARD_ID rise time is measured from 5%~68%.
11 5 6 LPC_LAD3
12 G1 6 7 LPC_LFRAME#
G2 7 8 PCH_PLTRST#_EC
8
9
9
10
DELL CONFIDENTIAL/PROPRIETARY
10 CLK_PCI_LPDEBUG <7>
HB_A531015-SCHR21
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT MEC5085
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 36 of 53
5 4 3 2 1
5 4 3 2 1

Vinafix.com
D D

Touch Pad
+3.3V_RUN +3.3V_TP
+3.3V_TP
Keyboard
@ PJP16 JKBTP1 CONN@
1 2 1
<9,12> KB_DET# 2 1

4.7K_0402_5%

4.7K_0402_5%
2

1
PAD-OPEN1x1m 3
4 3

RZ18

RZ19
5 4
+5V_RUN
6 5 +3.3V_TP +3.3V_ALW +5V_RUN
+3.3V_ALW
7 6

2
<36> BC_INT#_ECE1117 8 7
<36> BC_DAT_ECE1117 9 8

0.1U_0402_25V6

0.1U_0402_25V6

0.1U_0402_25V6
DAT_TP_SIO
<36> DAT_TP_SIO 10 9
<36> BC_CLK_ECE1117 11 10

1
@ CZ27

@ CZ28

@ CZ29
CLK_TP_SIO
<36> CLK_TP_SIO 12 11
+3.3V_TP
13 12

@EMC@ CZ30

@EMC@ CZ31
DAT_TP_SIO

2
14 13

10P_0402_50V8J

10P_0402_50V8J
CLK_TP_SIO
15 14
16 15

1
16
17

2
18 GND1
GND2 Place close to JKBTP1
C ACES_50506-01641-P01 C

20130726 same as Goliad


EMI depop location

RSMRST circuit @IO FFC @MEDIA Board FFC


Part Number Description Part Number Description
+5V_ALW +3.3V_ALW
+3.3V_ALW DA30000GZ00 FPC 0VN LF-9591P REV0 M/B-IO/B NBX0001CW00 FFC 8P G P0.5 PAD0.3 50MM MB-MEDIA/B 0VN
@ @ CZ34
1

1
33_0402_5%

10K_0402_5%

@ 1 2 @eDP TS Cable @KBTP FFC


RZ21

RZ22

0.1U_0402_25V6 Part Number Description Part Number Description


@
UZ5 DC02C004S00 H-CONN SET 0VN MB-LCD-LED-CAM-TS NBX0001CZ00 FFC 15P G P.5 PAD.3 85MM MB-NFC MODU 0VN
5
2

1
P

<36> PCH_RSMRST# B
+5V_ALW_U41 1 4 @eDP Cable @NFC Board FFC
B VCC O PCH_RSMRST#_Q <9> B
3 RSMRST# 2
RESET# A
G

Part Number Part Number


0.01U_0402_16V7K

@ 2 Description Description
GND UZ6
3

DC02C004T00 H-CONN SET 0VN MB-LCD-LED-CAM NBX0001CZ00 FFC 15P G P.5 PAD.3 85MM MB-NFC MODU 0VN
1

CZ35

TC7SH08FU_SSOP5~D
RT9818A-44GU3_SC70-3
@SATA Cable @USH Board FFC
2

Part Number Description Part Number Description


1 2
<36,41> ALW_PWRGD_3V_5V DC02C004K00 H-CONN SET 0VN MB-HDD NBX0001CY00 FFC 20P G P0.5 PAD=0.3 75MM MB-USH/B 0VN
@ RZ51 0_0402_5%

@DC-IN Cable @FP FFC


Part Number Description Part Number Description
DC30100MF00 CONN SET 0VN DCJACK-MB 2DW1003-038110F NBX0001D100 FFC 6P G P0.5 PAD=0.3 75MM USH/B-FP 0VN

@RTC BATT @ Speak


Part Number Description Part Number Description

DC30100MF00 CONN SET 0VN DCJACK-MB 2DW1003-038110F PK230003Q0L SPK PACK ZJX 2.0W 4 OHM FG

@FAN
Part Number Description

DC28A000800 FAN SET DAQ20 DC5V AB7405HB-HB3 ADDA

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT Keyboard
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 37 of 53
5 4 3 2 1
5 4 3 2 1

+1.05V_MODPHY +5V_ALW
+1.05V_M QZ6
SI3456DDV-T1-GE3_TSOP6
+1.05V_MODPHY +1.05V_M
Max Rating: 2495 mA
+1.05V_RUN/+3.3V_ALW_PCH source +1.05V_RUN

1
6 For No-Vpro HW configs

S
1
100K_0402_5%
5 4 +1.05V_M +1.05V_RUN @ RZ53

RZ5
2 1 2 0_0603_5%

10U_0603_6.3V6M
Vinafix.com
1 @ RZ52 0.01_1206_1%
+3.3V_ALW2

2
1

CZ38
2

3
UZ7

1
100K_0402_5%
D 1 14 +1.05V_RUN_UZ7 2 1 D
+1.05V_M

2
VIN1 VOUT1

RZ16
1.05V_MODPHY_EN 2 13 @ CZ39 0.1U_0402_10V7K
VIN1 VOUT1

DMN66D0LDW-7_SOT363-6

220P_0402_50V7K
3 12 1 2
<36> RUN_ON ON1 CT1

3
1 CZ62 470P_0402_50V7K

2
+5V_ALW 4 11
VBIAS GND

QZ10B

CZ25
MPHYP_PWR_EN# 5 5 10 1 2
2 <36> PCH_ALW_ON ON2 CT2 CZ60 470P_0402_50V7K

DMN66D0LDW-7_SOT363-6
+3.3V_ALW 6 9 @ PJP29

4
6
7 VIN2 VOUT2 8 +3.3V_ALW_PCH_UZ7 1 2
VIN2 VOUT2
+3.3V_ALW_PCH

QZ10A

0.1U_0402_10V7K
15
GPAD

1
2 @ PAD-OPEN1x1m
<12> MPHYP_PWR_EN

CZ56
RUN_ON 1 2 TPS22966DPUR_SON14_2X3
+1.05V_RUN +1.05V_MODPHY @ RZ41 0_0402_5%

2
@ PJP36 A_ON 1 2
EN_+V1.05SP <43>
1 2 @ RZ42 0_0402_5%

PAD-OPEN1x1m

if support MODPHY off keep DSC solution +3.3V_M/+3.3V_SUS source +3.3V_SUS

MODPHY timing spec 0.7V/us and <65us

1
PJP19
C C
PAD-OPEN1x1m
+3.3V_ALW @
UZ8

2
1 14 +3.3V_SUS_UZ8 1 2
2 VIN1 VOUT1 13 @ CZ40 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
<36,42> SUS_ON ON1 CT1 CZ41 470P_0402_50V7K
+5V_ALW 4 11
VBIAS GND
5 10 1 2
<36> A_ON ON2 CT2 CZ42 470P_0402_50V7K
6 9
7 VIN2 VOUT2 8 +3.3V_M_UZ8 1 2
VIN2 VOUT2 +3.3V_M
@ RZ47 0_0603_5%
15
GPAD

0.1U_0402_10V7K
1
TPS22966DPUR_SON14_2X3

CZ43
For No-Vpro HW configs @
+3.3V_RUN +3.3V_M

2
1 2
@ RZ46 0_0603_5%

+5V_RUN
B
+3.3V_RUN/+5V_RUN source B

1
PJP21
PAD-OPEN1x3m
+5V_ALW @
UZ9

2
1 14 +5V_RUN_UZ9 1 2
2 VIN1 VOUT1 13 @ CZ44 0.1U_0402_10V7K
VIN1 VOUT1
3 12 1 2
ON1 CT1 CZ45 470P_0402_50V7K
4 11
VBIAS GND
RUN_ON 5 10 1 2
ON2 CT2 CZ46 1000P_0402_50V7K
+3.3V_ALW 6 9 @ PJP22
7 VIN2 VOUT2 8 +3.3V_RUN_UZ9 1 2
VIN2 VOUT2 +3.3V_RUN

0.1U_0402_10V7K
15
GPAD PAD-OPEN1x3m

1
TPS22966DPUR_SON14_2X3

CZ47
@

2
A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Power control
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 38 of 53
5 4 3 2 1
5 4 3 2 1

HDD LED solution for White LED Battery LED


+3.3V_ALW

PANEL_HDD_LED# +5V_ALW +5V_ALW


PANEL_HDD_LED# <23>

1
10K_0402_5%
RZ24

3
QZ5B LED7

Vinafix.com

2
QZ3B QZ3A DMN66D0LDW-7_SOT363-6
DMN66D0LDW-7_SOT363-6 DZ3 DMN66D0LDW-7_SOT363-6 4 3 BAT2_LED#_Q 1 2 BATT_WHITE# 1 2
4 3 1 2 1 6 2 <36> BAT2_LED# W
RZ25 390_0402_5%
<6> SATA_ACT#
RB751S40T1G_SOD523-2 BATT_YELLOW# 3 4

5
D D
MASK_BASE_LEDS# Y

2
QZ4
<35> MASK_SATA_LED# DDTA114EUA-7-F_SOT323-3 LTW-295DSKS-5A_YEL-WHITE

1
DZ4
1 2
<35> LED_SATA_DIAG_OUT# 1 2 1 2
SYS_LED_MASK# BATT_WHITE_LED# <23>
RB751S40T1G_SOD523-2 RZ27 220_0402_5% RZ43 390_0402_5%

+5V_ALW QZ5A
DMN66D0LDW-7_SOT363-6
1 6 BAT1_LED#_Q 1 2 BATT_YELLOW_LED# <23>
<36> BAT1_LED#
RZ28 330_0402_5%

2
QZ14A
QZ14B DMN66D0LDW-7_SOT363-6 MASK_BASE_LEDS#
DMN66D0LDW-7_SOT363-6 1 6 SATA_LED# 2
4 3
1 2
RZ44 390_0402_5%

2
QZ12
5

DDTA114EUA-7-F_SOT323-3

1
LED6
1 2 SATA_LED 2 1
MASK_BASE_LEDS# RZ36 150_0402_5%
LTW-193ZDS5_WHITE

WLAN LED solution for White LED


+3.3V_ALW +5V_ALW
Breath LED
1
100K_0402_5%

C C
RZ31

QZ7B
DMN66D0LDW-7_SOT363-6

3
4 3 BREATH_LED#_Q 1 2 BREATH_WHITE_LED BREATH_WHITE_LED <32>
2

<34,36> BREATH_LED#
QZ7A RZ32 150_0402_5%
DMN66D0LDW-7_SOT363-6
1 6 2

5
<30,35> WIRELESS_LED#
2

QZ9 MASK_BASE_LEDS#
DDTA114EUA-7-F_SOT323-3
1

MASK_BASE_LEDS#
1 2 BREATH_WHITE_LED# BREATH_WHITE_LED# <23>
LED5 RZ34 220_0402_5%
1 2 WLAN_LED 2 1
RZ33 390_0402_5%
LTW-193ZDS5_WHITE

+3.3V_ALW

@ CZ48
1 2
PWR SW
0.1U_0402_25V6
2 SW2
5

POWER_SW#_MB 1
1 <9,32,36> POWER_SW#_MB
P

<28,35> SYS_LED_MASK# B 4 MASK_BASE_LEDS#


2 O
<32,35> LID_CL# A
G

UZ10
TC7SH08FU_SSOP5~D 4 3
3

SKRBAAE010_4P~D

B POWER & INSTANT ON SWITCH B

LED Circuit Control Table

SYS_LED_MASK# LID_CL#

Fiducial Mark Mask All LEDs (Sniffer Function) 0 X


@ FD1
1 Mask Base MB LEDs (Lid Closed) 1 0
FIDUCIAL MARK~D
Do not Mask LEDs (Lid Opened) 1 1
@ FD2 @ H1 @ H2 @ H3 @ H4 @ H5 @ H6 @ H11 @ H12 @ H13 @ H14 @ H15 @ H16 @ H27
1 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8
A A
FIDUCIAL MARK~D
1

@ FD3
1

FIDUCIAL MARK~D @ H18 @ H19 @ H21 @ H22 @ H20 @ H23 @ ST1 @ ST2 @ ST3
@ H7 @ H8 @ H9 @ H10 H_3P3 H_3P3 H_3P1 H_3P1 H_2P1N H_2P1X2P6 CLIP_C5P5 CLIP_C5P5 CLIP_C5P5
@ FD4 H_3P8 H_3P8 H_3P8 H_3P8
1 DELL CONFIDENTIAL/PROPRIETARY
1

FIDUCIAL MARK~D
Compal Electronics, Inc.
1

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT PAD, LED
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 39 of 53
5 4 3 2 1
5 4 3 2 1

+COINCELL
COIN RTC Battery

1
PR1
1K_0402_5%
+3.3V_RTC_LDO

+Z4012 2
Vinafix.com +COINCELL
@ JRTC1
1
2 1 G 4
3
2 G
D D
TYCO_2-1775293-2~D

2
+RTC_CELL

1
PD1 EMC@ PD2 EMC@
TVNST52302AB0_SOT523-3 TVNST52302AB0_SOT523-3 EMC@PL1
FBMJ4516HS720NT_2P~D +3.3V_ALW PD3

1
1 2

3
Primary Battery Connector BAS40CW SOT-323 1
EMC@PL2 PC1

1
FBMJ4516HS720NT_2P~D 1U_0603_10V4Z
PBATT+_C 1 2 +PBATT 2
LLTOP_ALLTOP C144LS-109A9-L 9P BATT P2 PR2
1 100K_0402_5%

2
1 2 PRP2
2 3
2200P_0402_50V7K~D

PBAT_SMBCLK_C 8 1
3 4 7 2 PBAT_SMBCLK <36>
PBAT_SMBDAT_C
4 5 PBAT_SMBDAT <36>
PBAT_PRES#_C 6 3
PBAT_PRES# <36,46,47>
1

5 6
PC3

5 4
6 7
7 8 100_0804_8P4R_5% PQ1
2

8 9 DMG2301U-7 1P SOT23-3
9 10 PD4
GND 11 1 2 1 3

3
GND DOCK_SMB_ALERT# <34,35>

@ PBATT1 SDMK0340L-7-F_SOD323-2~D

2
2
GND @ PR6
1 2
<34,35,47> SLICE_BAT_PRES#
0_0402_5%

1
PC4
1500P_0402_50V7K

2
C C

PD5
+3.3V_ALW

AZC199-02SPR7G_SOT23-3 @ PR7 PU1

2
EMC12U@ 1 2 1 6
<34> DOCK_PSID NO IN GPIO_PSID_SELECT <35>
0_0402_5%
PR8
2 5
EMC@ PL3 PR9
2.2K_0402_5% GND V+ +5V_ALW

1
BLM15AG102SN1D_2P 33_0402_5%
NB_PSID 2 1 1 3 1 2 NB_PSID_TS5A63157 3 4
D

S
NC COM PS_ID <36>
PQ2
TS5A63157DCKR_SC70-6~D
2

FDV301N-G_SOT23-3 +5V_ALW
G
2
PR10
100K_0402_1% @ PT3
3

PD5 EMC@ PAD~D


1

1
B B
PESD5V0U2BT_SOT23-3 C
2 PQ3 PR11
B MMST3904-7-F_SOT323~D 10K_0402_1%
E
1

3
2

2
PR12
@ PR13
15K_0402_1%
1 2
PSID_DISABLE# <35>
1

PC22 PC22 10K_0402_5%

DC_IN+ Source
10U_0805_25V6K 10U_0805_25V6K
EMC12U@ EMC15U@
+DC_IN +DC_IN_SS
PQ4
FDMC6679AZ_MLP8-5
DCX124EK-7-F PNP/NPN_SC74-6~D

1
EMC@ PL4 2
FBMJ4516HS720NT_2P 3 5
1 2
3

1
1M_0402_5%
0.022U_0805_50V7K

@ PQ6B
2

PR14
PC5

10U_0805_25V6K
100K_0402_5%
1

2
1

PC10
1000P_0603_50V7K

@ PJPDC1
2
1

PR15

7
0.1U_0603_25V7K

PR17
4.7K_0805_5%

GND
1

6 1 2
2

SOFT_START_GC <47>
1

GND
EMC@ PC9

@EMC@ PC11
2

5
PR16

-DCIN_JACK 10K_0402_5%
4

5 4
2

4 3 +DCIN_JACK 5
AC_DIS <36,46,47>
2

3 2
A PR18 A
PQ6A @
@

2 1
1 1M_0402_5%
2

ACES_50299-0050N-001 DCX124EK-7-F PNP/NPN_SC74-6~D


6

PJP1
1 2

PAD-OPEN 1x3m
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+DCIN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
1.0
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
LA-A961P
Date: Tuesday, October 07, 2014 Sheet 40 of 53
5 4 3 2 1
A B C D E

PC105 PC106 PC105 PC106

2200P_0402_50V7K 0.1U_0402_25V6 2200P_0402_50V7K 0.1U_0402_25V6


EMC12U@ EMC12U@ EMC15U@ EMC15U@

PC105 PC106

Vinafix.com
1 1

2200P_0402_50V7K 0.1U_0402_25V6 +3.3V_ALW2 +3.3V_RTC_LDO


EMC14U@ EMC14U@

PR100 PR101
6.49K_0402_1% 15K_0402_1%
1 2 1 2

PR102 PR104

4.7U_0603_10V6K
10K_0402_1% 10K_0402_1%

0_0402_5%
@ PR103
1 2 1 2

1
PC100
2

2
<36,37> ALW_PWRGD_3V_5V
past green mask in X-build phase

1
20K_0402_1%
+3V5V_PWR_SRC

1
@EMC@PL100 16.9K_0402_1%

PR105
1UH +-20% 6.6A
+3V5V_PWR_SRC

FB_5V
1 2 PR106
+3.3V_ALW FB_3V

2
2
PJP100

10U_0805_25V6K
1 2 PU100

1
PR107

PC102
CS2

VFB2

VREG3

VFB1

CS1
PAD-OPEN 1x3m
2200P_0402_50V7K

10U_0805_25V6K

0.1U_0402_25V6

100K_0402_1% 21
PAD
1

6
SIS412DN-T1-GE3_POWERPAK8-5

EN

2
EN2
5
@EMC@ PC105

PC101

@EMC@ PC106

14

SIS412DN-T1-GE3_POWERPAK8-5
1
VO1

5
2 @ PR108 2
PR114
2

1 2 PGOOD_3V_5V 7 200_0402_1%
PGOOD 19 1 2
+PWR_SRC VCLK
PQ100

0_0402_5%

PQ101
4 UG_3V 10 TPS51285BRUKR_QFN20_3X3
PC109 PR110 DRVH2 16 UG_5V 4
0.1U_0603_25V7K 2.2_0603_5% DRVH1 PR109 PC110
1 2 BST_3V_C 1 2 BST_3V 9 2.2_0603_5% 0.1U_0603_25V7K
VBST2 17 BST_5V 1 2 BST_5V_C 1 2
1
2
3

VBST1

3
2
1
SW2 8
SW2 18 SW1

VREG5
DRVL2

DRVL1
PL101 SW1 PL102
+3.3V_ALWP +5V_ALWP

EN1
VIN
2.2UH_7.8A_20% 3.3UH_6.3A_20%
1 2 1 2

11

12

13

20

15
SI7716ADN-T1-GE3_POWERPAK8-5

SI7716ADN-T1-GE3_POWERPAK8-5
5

5
220U_6.3V_M

220U_6.3V_M
1 1

EN
1

1
4.7_1206_5%

4.7_1206_5%
LG_3V LG_5V
PC113

@EMC@ PR111

@EMC@ PR112

PC115
+ +
PQ102

PQ103
4 4
2 PR112 PC114 2
2

2
0.1U_0603_25V7K

4.7U_0603_10V6K
SNUB_3V

1
2
3

3
2
1
1

SNUB_5V
PC117

PC118
4.7_1206_5% 680P_0603_50V7K

2
EMC14U@ EMC14U@
680P_0603_50V7K
@EMC@ PC111

3 3
1

PR111 PC111 PR112 PC114

680P_0603_50V7K
+3V5V_PWR_SRC +5V_ALW2

1
2

@EMC@ PC114
2
4.7_1206_5% 680P_0603_50V7K 4.7_1206_5% 680P_0603_50V7K
EMC14U@ EMC14U@ EMC15U@ EMC15U@
EN
PR111 PC111

@ PR113
1 2 PJP101
<36> ALWON
+5V_ALWP 1 2
+5V_ALW
4.7_1206_5% 680P_0603_50V7K
EMC15U@ EMC15U@
0_0402_5%
5VALWP
PAD-OPEN 1x3m
TDC 3.5 A
PJP102 Peak Current 5.0 A
+3.3V_ALWP
1 2
+3.3V_ALW OCP Current 6.0 A
PAD-OPEN 1x3m
TYP MAX
1U_0603_10V6K

3VALWP H/S Rds(on) 24mohm , 30mohm


1
PC119

TDC 4.5 A L/S Rds(on) 13.5mohm , 16.5mohm


Peak Current 6.4 A Choke DCR 25mohm
2

OCP Current 7.68 A EMC@ CAP ESR 18mohm


TYP MAX
4 H/S Rds(on) 24mohm , 30mohm 4

L/S Rds(on) 13.5mohm , 16.5mohm


Choke DCR 15.5mohm
CAP ESR 18mohm DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL +5V_ALW/3.3V_ALW
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 41 of 53
A B C D E
5 4 3 2 1

PC203 PC206 PC203 PC206 PC203 PC206

0.675Volt +/- 5%
TDC 0.7 A
2200P_0402_50V7K 0.1U_0402_25V6 2200P_0402_50V7K 0.1U_0402_25V6 2200P_0402_50V7K 0.1U_0402_25V6
EMC15U@ EMC15U@ EMC12U@ EMC12U@ EMC14U@ EMC14U@ Peak Current 1.0 A
OCP Current 2.6 A fix by IC
Vinafix.com
+PWR_SRC PJP200
D 1 2 1.35V_B+ D
PJP201
PR200
PAD-OPEN 1x2m~D BOOT_1.35V_C 1 2 BOOT_1.35V +VLDOIN_1.35V 1 2 +1.35V_MEN_P
2.2_0603_5%

2200P_0402_50V7K

0.1U_0402_25V6
PAD-OPEN1x1m

10U_0805_25V6K

10U_0805_25V6K
+0.675V_P

0.22U_0603_16V7K
DH_1.35V

1
PC200

PC201

@EMC@ PC203

@EMC@ PC206

22U_0805_6.3V6M
PC204
1
SW _1.35V
2

2
@

2
5

PC205
DL_1.35V

16

17

18

19

20
PU200

VLDOIN
PHASE

UGATE

BOOT

VTT

2
21
PAD
PQ200 4 15 1
+1.35V_MEN_P SIS412DN-T1-GE3_POWERPAK8-5 LGATE VTTGND

PR201 14 2
PL200 19.6K_0402_1% PGND VTTSNS +V_DDR_REF

1
2
3
1UH_11A_20% 1 2 CS_1.35V
1 2 13 3
PC209 CS RT8207MZQW_WQFN20_3X3 GND
1U_0603_10V6K
1

5
12 4 +V_DDR_REF
4.7_1206_5%

VDDP VTTREF
220U_D2_2VY_R17M

@EMC@ PR203

1
PR202
+1.35V_MEN_P
PC207

C + 1 2 VDD_1.35V 11 5 C
VDD VDDQ

PGOOD
5.1_0603_5%
SNUB_1.35V 2

PQ201 4

TON
2 SI7716ADN-T1-GE3_POWERPAK8-5 PC212
FB sense trace

FB
+5V_ALW

S5

S3
PC211
0.033U_0402_16V7K

1
1U_0603_10V6K when FB pull down to GND

10

6
1 PR204
2
3
0_0603_5%
680P_0603_50V7K

PR205

2
1
@EMC@ PC208

PR203 PC208 8.06K_0402_1%


1.35V_FB 1 2
2

+5V_ALW PC213
100P_0402_50V8J
4.7_1206_5% 680P_0603_50V7K 1 2
EMC14U@ EMC14U@
PR206
PR203 PC208 1.35V_B+ 1 2
@ PR207
768K_0402_1%
1 2 S5_1.35V
<36,38> SUS_ON

1
0_0402_5%

1
@ PC214
10K_0402_1%
4.7_1206_5% 680P_0603_50V7K .1U_0402_16V7K
EMC15U@ EMC15U@ @ PR210 PR209

2
1 2
<18> 0.675V_DDR_VTT_ON

2
1

B @ PC215 B
0_0402_5%
.1U_0402_16V7K
2

+1.35V_MEN_P

Mode S3 S5 +1.35V_MEN +V_DDR_REF +0.675V_P


S5 L L off off off
S3 L H on on off FB sense trace
S0 H H on on on

+1.35V_MEM
TDC 6.6 A PJP203
Peak Current 9.5 A 1 2
PJP202

OCP Current 11.4 A


1 2
+0.675V_P 1 2 +0.675V_DDR_VTT
JUMP_1x3m
TYP MAX PAD-OPEN1x1m
H/S Rds(on) 24mohm , 30mohm PJP204
A L/S Rds(on) 13.5mohm , 16.5mohm +1.35V_MEN_P 1
1 2
2
+1.35V_MEM A
Choke DCR 7.4mohm JUMP_1x3m
CAP ESR 17mohm DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL +1.35V_MEN/+0.675V_DDR_VTT
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 42 of 53
5 4 3 2 1
5 4 3 2 1

PC311 PC300

Vinafix.com
D D
0.1U_0402_25V6 2200P_0402_50V7K
EMC14U@ EMC14U@

PC311 PC300

0.1U_0402_25V6 2200P_0402_50V7K EN_+V1.05SP


EN_+V1.05SP <38>
EMC12U@ EMC12U@

1
PC311 PC300
1M_0402_1%
PR303 PJP300
+1.05V_MP 1 2 +1.05V_M

2
1 2
JUMP_43X118
0.1U_0402_25V6 2200P_0402_50V7K
EMC15U@ EMC15U@
@EMC@ PR305 @EMC@ PC301
4.7_1206_5% 680P_0603_50V7K

+PWR_SRC PJP302 PU300


1 2SNB_1.05V 1 2

2200P_0402_50V7K
0.1U_0402_25V6
1 2 +V1.05SP_B+ 8 1 PC302 PR312
IN EN

10U_0805_25V6K
0.1U_0603_25V7K 0_0603_5%
PAD-OPEN 1x2m~D 6 BST_+V1.05SP 1 2 BST_+V1.05SP_C
1 2 PL301
BS
1

1
PC303
0.68UH +-20% 7.9A
+1.05V_MP
@EMC@ PC311

@EMC@ PC300
C 9 10 SW_+V1.05SP 1 2 C
GND LX
2

47U_0805_6.3V6M

47U_0805_6.3V6M

22U_0805_6.3VAM

22U_0805_6.3VAM
1

330P_0402_50V7K
7.5K_0402_1%

1
4 FB_+V1.05SP
FB

PR307

PC304

PC305

PC306

PC307

@ PC308
ILMT_1.05V 3 7
+3.3V_ALW

2
@ PR313 ILMT BYP

4.7U_0603_6.3V6K
+3.3V_ALW

2
1 21.05V_MP_PWROK 2 5

4.7U_0603_6.3V6K
<9> 1.05V_M_PWRGD PG LDO

PC310
1

1
1K_0402_5%
PC309
0_0402_5%
SYX198DQNC_QFN10_3X3
1

PR309
2
2
@ PR306
0_0402_5% PR305 PC301

2
1 2
+3.3V_ALW
2

ILMT_1.05V
PR315

10K_0402_1%
1

1
100K_0402_1%

PR310
@ PR308 4.7_1206_5% 680P_0603_50V7K
0_0402_5% EMC14U@ EMC14U@
2

2
+1.05V_MEM PR305 PC301

TDC 5.7 A
Peak Current 8.1 A
B
OCP Current 9.72 A B
4.7_1206_5% 680P_0603_50V7K
TYP MAX EMC15U@ EMC15U@
Choke DCR 13.0mohm , 14.0mohm

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+1.05V_M
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
1.0
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
LA-A961P
Date: Tuesday, October 07, 2014 Sheet 43 of 53
5 4 3 2 1
5 4 3 2 1

D
Vinafix.com +3.3V_RUN
D

+5V_ALW

1
PJP400
PAD-OPEN1x1m

1
PC400

2
1U_0402_6.3V6K

2
6

1
5 +1.5V_VIN

VCNTL
7 VIN PC401
POK 4.7U_0805_6.3V6K
+3.3V_RUN 4
PJP401

2
VOUT
3 1.5VSP 1 2
PR400
VOUT
+1.5V_RUN

1
1 2 8 2 PAD-OPEN1x1m
EN FB

1
GND
100K_0402_5%
9 PC403

.1U_0402_16V7K
PR402
VIN

1
47K_0402_5%
8.66K_0402_1% 0.01U_0402_25V7K

1
@ PR401

@EMC@ PC402
PU400

2
PC404

2
APL5930KAI-TRG_SO8 22U_0805_6.3V6M

2
1
2
C PR403 C
10K_0402_1%

2
+1.5V_RUN
TDC 0.47 A
Peak Current 0.67 A

B B

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
+1.5V_RUN
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
1.0
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
LA-A961P
Date: Tuesday, October 07, 2014 Sheet 44 of 53
5 4 3 2 1
5 4 3 2 1

PL501 PC520 PC521

VREF
100K_0402_1%_NCP15WF104F03RC

1
IMON FBMA-L11-453215800LMA90T_2P 2200P_0402_50V7K 0.1U_0402_25V6

36.5K_0402_1%
EMC12U@ EMC12U@ EMC12U@

PH500
2

2
365K_0402_1%

681K_0402_1%
4700P_0603_50V7K

75_0402_1%
PC500

PR502
PL501 PC520 PC521

PR501

PR503

1 PR504
@ PR500

Vinafix.com

1
75_0402_1%
@ @

1
10K_0402_5%

.1U_0402_16V7K
2
D OCP-I B-RAMP F-IMAX O-USR FBMA-L11-453215800LMA90T_2P 680P_0402_50V7K 0.1U_0402_25V6 D

1
PR505
SLEWA EMC15U@ EMC15U@ EMC15U@

2
100K_0402_1%
39K_0402_1%

20K_0402_1%
150K_0402_1%
PC501

PR508
PR506

PR507
+PWR_SRC

PR509
2
2
PJP500

1
PR510
1 2 +VCC_PWR_SRC
39K_0402_5%~N

10U_0805_25V6K

10U_0805_25V6K

10U_0805_25V6K
10U_0805_25V6K

100U_D_20VM_R55M
PAD-OPEN 4x4m PR522 PC508

2200P_0402_50V7K

0.1U_0402_25V6
1 1

1
PC516

@ PC517

@ PC518
PC515
+

PC519

@EMC@ PC520

@EMC@ PC521
@EMC@ PL501
PR511
+VCC_PWR_SRC 1 2 1 2

2
FBMA-L11-453215800LMA90T_2P 2
10K_0402_5%
2 1 past green mask in X-build phase 4.7_1206_5% 680P_0603_50V7K
@ PR536 H_VR_EN <15,36> EMC15U@ EMC15U@
CSP1 0_0402_5%

16
15
14
13
12
11
10
9
PU500 PR522 PC508
CSN1
SLEWA

B-RAMP
F-IMAX
IMON

O-USR
OCP-I
THERM
VBAT SKIP#

PWM1
+3.3V_RUN 17 8
18 CSP1 VR_ON 7 @ PR539
@ PR513 4.7_1206_5% 680P_0603_50V7K
+3.3V_RUN 19 CSN1 SKIP# 6 1 2 1 2 EMC14U@ EMC14U@
20 CSN2 PWM1 5 75_0402_1% H_VR_READY <15>
21 CSP2 PWM2 4 0_0402_5% PR522 PC508
22 PU3 N/C 3
23 N/C PGOOD 2
24 GFB VDD 1
VFB VDIO @ PR516
GFB

VFB

1 2
+3.3V_RUN

VIDSOUT
1.91K_0402_1%
4.7_1206_5% 680P_0603_50V7K
VR_HOT#

CORE_BOOT_C
ALERT#

PU501 EMC12U@ EMC12U@


COMP
DROP

VREF

VCLK
GND

GND

9 +VCC_CORE
V5A

C PC504 C
PR519 PWM1 8 PGND2
2 1 PWM PL500
1_0603_5%
+3.3V_RUN 1 2 CORE_BOOT 7
BOOT VSW
4 CORE_SW 0.15UH_PCME064T-R15MS0R667_36A_20%
3
25
26
27
28
29
30
31
32
33

TPS51624RSM_QFN32_4X4 PC503 0.1U_0402_25V6 4 1


2 1 CORE_BOOT_R
6 PGND1 2
2
5 BOOT_R VDD 1SKIP#1

1
1000P_0402_50V7K PR517 3 2

4.7_1206_5%
2.2_0603_5% VIN SKIP#
PC505 1 2

@EMC@ PR522
@ PC506 @ PR521 @ PR520
1 2 1 2 1U_0603_10V6K 1 2SKIP#
1

100P_0402_50V8J
4.87K_0402_1% TI recommend 1nF CSD97374CQ4M_SON8_3P5X4P5
0_0402_5%

CORE_SNUB
2
1 PR523 2
VR_HOT#

10K_0402_5% VREF
2

680P_0603_50V7K
1 2 1 2 PC507 VCORE Load line & IMON
VIDALERT_N
2

@EMC@ PC508
0.33U_0603_10V7K

2
1

PR535 PC509
VIDSCLK

PC512 @PR534 PR501 PR521


4.75K_0402_1% 1500P_0402_50V7K 0_0402_5% 1U_0603_10V7K

2
2 1 +5V_RUN

1
+5V_ALW
1U_0603_10V7K

PR526
1
2

PC510

10_0603_1%
316K_0402_1% 4.42K_0402_1%
1

EMC12U@ EMC12U@ PR512


47P_0402_50V8J
2

2.15K_0402_1%
PR501 PR521 2 1 CSP1
1

10K_0402_1%_TSM0A103F34D1RZ
PC514

<9,36,46> H_PROCHOT#

PH501
+1.05V_VCCST

0.068U_0402_16V7K

0.068U_0402_16V7K
301K_0402_1% 3.92K_0402_1%
EMC14U@ EMC14U@

2
B B

3.01K_0402_1%
20K_0402_1%
PR501 PR521

1
1

PC502
1

1
1

PC513
54.9_0402_1%

110_0402_1%

PR515
75_0402_1%

PR514
PR529

PC511
PR527

PR528

0.1U_0402_25V6
2

2
2
@ 301K_0402_1% 3.92K_0402_1%
2

EMC15U@ EMC15U@
CSN1
<15> VIDSCLK
<15> VIDALERT_N

<15> VIDSOUT

1
@ PR531
2 VFB
CPU 15W
<15> VCCSENSE TDC 10 A
from processor
0_0402_5%
Peak Current 32 A
@ PR532 OCP Current 38.4 A
1 2 GFB
<17> VSSSENSE DC Load line -2.0 mV/A
+VCC_PWR_SRC

0_0402_5% Icc_Dyn_VID1 27 A
Choke DCR: 0.66m +-7% ohm
PH500 B Value : 4250k 1%
PH501 B Value : 3370k 1%
1

@ PR518
2M_0402_1%
2

A A

1 2 OCP-I

@ PR524
2M_0402_1%
DELL CONFIDENTIAL/PROPRIETARY
1

@ PR525
27K_0402_1% Compal Electronics, Inc.
Title

+VCC_CORE
2

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 45 of 53
5 4 3 2 1
A B C D

EMC@ PL700
1UH +-20% 6.6A
2 1

PQ700 PR701
SI4835DDY-T1-GE3_SO8 +SDC_IN 0.01_1206_1% +PWR_SRC_AC CHAGER_SRC
@
8 1 PJP700
7 2 4 1 1 2
+DC_IN_SS 6 3 TYP MAX

0.1U_0603_25V7K
5
@
3 2 PAD-OPEN 4x4m H/S Rds(on) 7.4mohm , 8.8mohm
past green mask in X-build phase
L/S Rds(on) 2.6mohm , 3.1mohm

1
4

PC700
Choke DCR 5.8mohm , 7.0mohm
@ PR700
Vinafix.com

1
1 2 @ PR702 D
DC_BLOCK_GC <47> 1 2 2 PQ701
<47> CSS_GC
0_0402_5% G NTR4502PT1G_SOT23-3
0_0402_5%

1
1 1

D S

3
2 PQ703A
PD705
G SI3993CDV-T1-GE3_TSOP6
2 1 PQ702 S
+DOCK_PWR_BAR

S
NTR4502PT1G_SOT23-3 5 6 PC732 PC713

D
DOCK_DCIN_IS+ <34>
SDMK0340L-7-F_SOD323-2~D

CSSN_1
CSSP_1
PD704

G
1
2 1 PQ703B
+DC_IN_SS

+PWR_SRC
PR703 SI3993CDV-T1-GE3_TSOP6
SDMK0340L-7-F_SOD323-2~D 100_0402_1% 0.1U_0402_25V6 2200P_0402_50V7K

S
2 1 2 4

0_0402_5%
EMC14U@ EMC14U@ Near PL701

D
100K_0402_1%
PD702 DOCK_DCIN_IS- <34>

PR704

0_0402_5%
1

1
2 1 PC732 PC713

PR705
+PBATT

100K_0402_1%
1

1
PR706

G
3
@
SDMK0340L-7-F_SOD323-2~D

PR707

22U_0805_25V6M
10U_0805_25V6K

10U_0805_25V6K

10U_0805_25V6K

10U_0805_25V6K
PC701 PC702 @

1
PR708 1U_0603_25V6K 0.1U_0402_25V6

2
+SDC_IN 10_1206_5% 1 2 1 2 1 2
AC Det @ PR709

1
PC704

PC705

PC706

PC707

PC708
2 1 0.1U_0402_25V6 2200P_0402_50V7K
Max:15.122V PC703
DK_CSS_GC <47>
EMC12U@ EMC12U@
0_0402_5%
Typ :14.973V

34K_0402_1%
0.1U_0402_25V6

2
Min :14.823V GNDA_CHG GNDA_CHG PC710 @

1
PR710
PC709 PU700 BQ24770_REGN 1 2
10U_0805_25V6K

ACDRV

ACP

ACN
2 1 +DCIN 28 1U_0603_10V6K
VCC
BQ24770_REGN

CHARGER_SMBCLK
CHARGER_SMBDAT PR711 3 24

1
6.49K_0402_1% CMSRC REGN PR712
pull up 10K in HW side (R827 R828) 2 1 6 2.2_0603_5%
ACDET

22U_0805_25V6M

22U_0805_25V6M

22U_0805_25V6M

22U_0805_25V6M
2200P_0402_50V7K
25 CHG_BTS 1 2 CHG_BTS_C

0.1U_0402_25V6
BTST

PC712
11

0.047U_0603_25V7K~D
PC711 2 SDA

@EMC@ PC732

@EMC@ PC713
1

1
PC714

PC715

PC716

PC717
12 26 CHG_UGATE
SCL HIDRV
1

0.1U_0402_25V6 @ PR714 0_0402_5%

2
PR713 GNDA_CHG @ PT1 PAD~D 1 2 5

2
100K_0402_1% ACOK 27 CHG_SW
<36> CHARGER_SMBDAT PHASE
2 7 2
IADP
<36> CHARGER_SMBCLK
2

@ PT2 PAD~D 8 23 CHG_LGATE


IDCHG LODRV
<36,47> ACAV_IN 9
@ PR716 0_0402_5%
ISYS
1

1 2 @ PR717 0_0402_5%
1

D <36> I_ADP
<36,40,47> AC_DIS 2
PR715 @
1 PR718 2
0_0402_5%
1 2 10
/PROCHOT GND
22 +PWR_SRC
154K_0402_1% PQ705
G <36> I_BATT AON6970_DFN5X6D-8-7
2 0_0402_5% PR799

2
PQ712 S @ 1 PR720 PL701 PR721 +VCHGR
3

<36> I_SYS 13 21 1 2
100P_0402_50V8J

100P_0402_50V8J

CMPIN BQ24770_REGN 3.3UH +-20% PIMB104T 10A 0.01_1206_1%

S1/D2

G1

D1
DMN65D8LW-7_SOT323-3 CMPIN NC
20K_0402_1%
2
CMPOUT 14 10K_0402_1% 2 1 4 1
2

CMPOUT
PC718

PC719

PR788

GNDA_CHG 20
SRP 3 2

G2
1 BQ24770_REGN

S2

S2

S2

4.7_1206_5%

10U_0805_25V6K

10U_0805_25V6K

10U_0805_25V6K
15 19

0.1U_0603_25V7K
1

/BATPRES SRN

@EMC@ PR726
PR722
1

3
<47> /BATPRES

@EMC@ PC722
GNDA_CHG 4.02K_0402_1%

1
16 18 1 2
CELL /BATDRV

PC723

PC724

PC725
<9,36,45> H_PROCHOT#

1 CHG_SNUB 1
29 17 1 2

2
PWPD BAT
20140318 Change by TI
, change from 100k to 1k PR723 @
to avoid false trigger PR725 BQ24777RUYR_WQFN28_4x4 10_0603_1%+PBATT PC726 PC727 @ PC728
@ PR728

1000P_0603_50V7K
1K_0402_1% 0_0402_5% 0.1U_0402_25V6 0.1U_0402_25V6 0.1U_0402_25V6
changer SYSOVP 1 2 GNDA_CHG 1 2 1 2 1 2 1 2
<36,40,47> PBAT_PRES#

@EMC@ PC721
2

CHARGER_CELL_PIN PJP701 PC729


1 2 1U_0603_25V6K GNDA_CHG
GNDA_CHG
1

2
GNDA_CHG
@ PR729 PAD-OPEN1x1m
154K_0402_1% GNDA_CHG
2

3
GNDA_CHG +DC_IN BATDRV# <47> 3
1

PR726 PC721
PR737
649K_0402_1%
PR745
100K_0402_1%
2

2 1 CMPIN
4.7_1206_5% 1000P_0603_50V7K
1

CMPOUT EMC12U@ EMC12U@


PR738 PC737
3M_0402_5% 100P_0402_50V8J PR726 PC721
2

@ PR743
2

<36,47> ACAV_IN_NB 2 1
1

0_0402_5%
PC741 4.7_1206_5% 680P_0603_50V7K
PR740 100P_0402_50V8J EMC14U@ EMC14U@
1

10K_0402_1%
PR726 PC721
2

+3.3V_ALW

4.7_1206_5% 1000P_0603_50V7K
EMC15U@ EMC15U@

4 4

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Charger
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 46 of 53
A B C D
5 4 3 2 1

Purpose: Trigger PROCHOT# when


active battery is removed from
system.
+PBATT Allows EC to re-establish
system performance for battery +3.3V_ALW
next in line.

1
+3.3V_ALW PR815
100K_0402_5%
+PWR_SRC_AC

1
Vinafix.com

2
PR813 @ PR816
+3.3V_ALW 100K_0402_5% 0_0402_5%
1 2 /BATPRES <46>
PD800

PQ806B
PDS5100H-13_POWERDI5-3

DMN65D8LDW-7_SOT363-6
1

3
D 3 D
+VCHGR 1 PR810
2 100K_0402_5%
5
PQ800

2
SI4835DDY-T1-GE3_SO8
+3.3V_ALW

4
1 8

PQ806A
2 7 PC807 @ PR811 PC805

DMN65D8LDW-7_SOT363-6
6
3 6 1 2 1 2 0.1U_0402_10V7K
5 1 2
0.47U_0805_25V6K 0_0402_5%
2

5
1

P
<36,40,46> PBAT_PRES#

1
STSTART_DCBLOCK_GC
B

1
2
3
<46> BATDRV# 4
2 O
A

G
1
4 PU804

3
PD808
PQ810
PDS5100H-13_POWERDI5-3 FDS6679AZ-G_SO8 @ PR812 TC7SH08FU_SSOP5~D
<35> DIS_BAT_PROCHOT# 1 2

0_0402_5%

8
7
6
5
2

3
PR814
330K_0402_5%
2 1

+DOCK_PWR_BAR

5
PQ826
FDMC6679AZ_MLP8-5

4
Purpose: Turn on the PQ817
for primary or module bay
battery to provide power to

1
2
3
+3.3V_ALW2 1 PR819 2 dock side without AC exist.
+3.3V_ALW2

100K_0402_5%
C PC810 100K_0402_5% C

DMN65D8LDW-7_SOT363-6
@
2 1

1
PC809

PR818
PU806

PQ817A
6
1500P_0402_50V7K TC7SH08FU_SSOP5~D 0.1U_0402_10V7K

5
2
1

P
B

1
2
3
4 2 DOCK_DET# <34,35,47>
O 2 ACAV_IN#

10K_0402_5%
A

1
1
PQ815 4

3
PR822
FDS6679AZ-G_SO8

2
8
7
6
5

DMN65D8LW-7_SOT323-3
1
D
2

PQ816
G
S

3
@ PQ829
@ PR895 DMG2301U-7 1P SOT23-3 Vth=0.5-1.5V +3.3V_ALW2

1
0_0402_5%
3

1 2 3 1 PD813
+3.3V_ALW

1
SDMK0340L-7-F_SOD323-2~D PR864
100K_0402_5%
2
1

2
PR830

2
100K_0402_5%
ACAV_IN#
PQ813A
2

DMN65D8LDW-7_SOT363-6
NTR4502PT1G_SOT23-3
DMN65D8LDW-7_SOT363-6
PR826

PQ817B
1 6 2 1

3
100K_0402_5%
D PQ832
1

PR828 PQ813B
<36,40,46> AC_DIS DMN65D8LW-7_SOT323-3

2
1 2 2

1
DMN65D8LDW-7_SOT363-6 1

PQ814
<36,46,47> ACAV_IN 5
10K_0402_5% G 4 3 2
S PR829
2 1
3

2 PD817

4
+3.3V_ALW2 3

3
100K_0402_5% 3
+DC_IN_SS
2 5

PR827
PR832 1 2 1
@

B 1 2 PR853 100K_0402_5% B
PR831 +DOCK_PWR_BAR 0_0402_5% 2
+NBDOCK_DC_IN_SS
1 2 100_0603_1%
+DC_IN_SS
1

100_0603_1% BAT54CW_SOT323-3

PR835 <34,35,47> DOCK_DET#


DK_PWRBAR

PD815
1 2 CD3301_DCIN
+DC_IN
DC_IN_SS

2
47_0805_5%~D
PR838
1

PC813 1 2 1
DOCK_AC_OFF <34>
0.1U_0603_50V4Z +PBATT
100_0603_1% 3
2

@ PR843
P50ALW 1 2 BAT54CW_SOT323-3
36
35
34
33
32
31
30
29
28

PR844
+3.3V_ALW2
PR846
<40> SOFT_START_GC
PU800 +5V_ALW
1 2 0_0402_5% 10K_0402_5%
NC
CHARGERVR_DCIN

DK_PWRBAR
GND
NC
BLK_MOSFET_GC
DSCHRG_MOSFET_GC
DC_IN_SS

PBatt+

1 2
SLICE_BAT_ON <35>
2

100K_0402_5% @ PR842 CD_PBATT_OFF


1 2ACAVDK_SRC @ PR845 0_0402_5%
<34> ACAV_DOCK_SRC#
0_0402_5% 1 27
PR847 2 DC_IN P50ALW 26 @ PR848
1 2 ERC1 3 SS_GC PBATT_OFF 25 DK_AC_OFF 0_0402_5%
+SDC_IN 4 ERC1 DK_AC_OFF_EN 24 3301_ACAV_IN_NB 1 2
ACAVDK_SRC ACAV_IN_NB ACAV_IN_NB <36,46>
100_0603_1% 5 23
CD3301_SDC_IN 6 GND GND 22 DK_AC_OFF_EN 1 2
SDC_IN DK_AC_OFF_EN DOCK_AC_OFF_EC <35>
7 21 SL_BAT_PRES#
<46> DC_BLOCK_GC ACAVIN 8 DC_BLK_GC SL_BAT_PRES# 20 @ PR850 0_0402_5% PR858
@ PR851 P33ALW2 9 ACAV_IN BLKNG_MOSFET_GC 19 1 2
1 2 P33ALW2 NBDK_DCINSS @
PR854
EN_DK_PWRBAR

<36,46,47> ACAV_IN 1M_0402_5%


SS_DCBLK_GC

0_0402_5%
DK_CSS_GC

0_0402_5% 1 2
SLICE_BAT_PRES# <34,35,40>
PWR_SRC
CSS_GC

P33ALW

37 @ PR863
TP
ERC3
ERC2

1 2 0_0402_5%
+3.3V_ALW2
GND

1 2
@ PR855 0_0402_5% +NBDOCK_DC_IN_SS
CD3301BRHHR_QFN36_6X6~D
10
11
12
13
14
15
16
17
18

@ PR859 1 2
EN_DOCK_PWR_BAR <35>
0_0402_5%
0.1U_0603_25V7K

<46> CSS_GC P33ALW 1 2 @ PR857 0_0402_5%


ERC2

<46> DK_CSS_GC
+3.3V_ALW
1
PC815

ERC3
A A
EN_DK_PWRBAR
0.047U_0603_25V7M
2

0.1U_0402_25V4Z~D

PR874
1 2
PC816

1M_0402_5%
1

1
PC817

STSTART_DCBLOCK_GC

PR860
2

@ 3301_PWRSRC 1 2
+PWR_SRC_AC
100_0603_1%
DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL Title
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Selector
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD Size Document Number Rev
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. 1.0
LA-A961P
Date: Tuesday, October 07, 2014 Sheet 47 of 53
5 4 3 2 1
5 4 3 2 1

+VCC_CORE
Vinafix.com
D D
1 1 1 1 1
PC900 PC901 PC902 PC903 PC904
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M
2 2 2 2 2

Based on _RF Cheng. Hill


1 1 1
@
1
@
1
@
鄭鄭鄭(11257) for PT 20131107
PC913 PC914 PC915 PC916 PC917
22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M 22U_0805_6.3V6M
2 2 2 2 2

961 PC105 PC106


220U 2.5V Y D2 ESR9M H1.9 SX

1
2200P_0402_50V7K 0.1U_0402_25V6
PC966

+ EMC14UwithD@ EMC14UwithD@

2 PC203 PC206

C C

2200P_0402_50V7K 0.1U_0402_25V6
EMC14UwithD@ EMC14UwithD@

PC300 PC311

2200P_0402_50V7K 0.1U_0402_25V6
EMC14UwithD@ EMC14UwithD@

PR522 PC508

4.7_1206_5% 680P_0603_50V7K
EMC14UwithD@ EMC14UwithD@
PC520 PC521

B B
VCORE Load line & IMON
PR501 PR521 2200P_0402_50V7K 0.1U_0402_25V6
EMC14UwithD@ EMC14UwithD@

961 324K_0402_1%
EMC14UwithD@
4.22K_0402_1%
EMC14UwithD@
PC713 PC732

2200P_0402_50V7K 0.1U_0402_25V6
EMC14UwithD@ EMC14UwithD@

PR726 PC721

4.7_1206_5% 680P_0603_50V7K
EMC14UwithD@ EMC14UwithD@

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL PROCESSOR DECOUPLING
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Size Document Number Rev
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS 1.0
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 48 of 53
5 4 3 2 1
5 4 3 2 1

Version Change List ( P. I. R. List )


Request
Item Page# Title Date Owner Issue Description Solution Description Rev.
Vinafix.com
D D
1 6 HW 2013/10/16 COMPAL Follow intel reference circuit. Add CC100, RC300 on CPU pin AC4, net name is PM_TEST_RST 0.2(X01)

2 27 HW 2013/10/16 COMPAL Dell drop POA function. Change JUSH1 from 26 pin to 20 pin, pin define follow E5
0.2(X01)

remove POA_WAKE# off page symbol


3 36 HW 2013/10/16 COMPAL Dell drop POA function. remove POA_ON/OFF#,make UE2.B62 to be NC pin 0.2(X01)

4 22 HW 2013/10/16 COMPAL IC version changed. VMM2320 circuit change:


1. UV8 from VMM2320 change to VMM 2330 (SA00007G800) 0.2(X01)
2. UV8 pin J3, E5 to +1.05V_RUN
3. VMM_SPI_WP# reserved RV517, 2.2K resistor PU to +3.3V_RUN_VMM
4. VMM_GPIO4,reserved RV518, 2.2K resistor PU to +3.3V_RUN_VMM
5. VMM_GPIO5 reserved RV519, 2.2K resistor PU to +3.3V_RUN_VMM
6. UV8 pin B5, B6 change to +3.3V_RUN_VMM
7. LP_CTL reserved RV516, 2.2K resistor PU to +3.3V_RUN_VMM
8. Depop RV73
C C

5 36 HW 2013/10/16 COMPAL board ID change. RE79 change to 130K 0.2(X01)

pop RE56 and change from 8.2K to 10K , it's RESET_OUT# pull down 0.2(X01)
6 36 HW 2013/10/16 COMPAL follow intel latest design guide. resistor

7 9 HW 2013/10/16 COMPAL HDMI ciruit issue swap TMDS_CON_P/N2 & TMDS_CON_P/N0 0.2(X01)

8 7 HW 2013/10/20 COMPAL RF requirement. add CC14, CC15 and move CC12, CC13 to behind the resistor (RC72) 0.2(X01)

add RZ41, RZ42, reserve it for VPRO & NVPRO option. 0.2(X01)
9 38 HW 2013/10/20 COMPAL power doesn't split VPRO & NPRO BOM.

10 28 HW 2013/10/20 COMPAL SSI design will cause LED behavior error. ChangeQL1,QL2 MASK_BASE_LEDS# to SYS_LED_MASK# 0.2(X01)
B B

11 30 HW 2013/10/22 COMPAL To solve Line-on HDD dirty shut down issue. Add RN6,RN7 and reserved RN7 0.2(X01)

12 6 HW 2013/10/23 COMPAL debug usage. add RC301 0.2(X01)

13 6, 7, 22, HW 2013/10/23 COMPAL follow xtal vender suggest 1 CC1 &CC2 change from 18PF to 5PF
28 2 CC8 & CC11 change from 18PF to 15PF 0.2(X01)
3 CL13 & CL14 change from 33PF to 27PF
4 RV81 change from 0 ohm to 2.2K & CV113 change to 18PF

reserve it to prevent PCH_PLTRST# floating add RC304, 100K pull down, on PCH_PLTRST#_EC 0.2(X01)
14 9 HW 2013/10/30 COMPAL when power on

15 12 HW 2013/10/30 COMPAL To solve backdrive issue. Change TPM_PIRQ# pull up ( RC247) to +3.3V_RUN from +3.3V_ALW_PCH 0.2(X01)

16 38 HW 2013/10/30 COMPAL No support MODPHY add PJP36, depop QZ6, QZ10, RZ16, RZ5, CZ25, CZ38 0.2(X01)
A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (1/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 49 of 53
5 4 3 2 1
5 4 3 2 1

Version Change List ( P. I. R. List )


Request
Item Page# Title Date Owner Issue Description Solution Description Rev.
Vinafix.com
D D
17 32 HW 2013/11/2 COMPAL USB3.0 EA finetune Pop RI2 0.2(X01)

18 25 HW 2013/11/2 COMPAL HDMI EA finetune Pop RV55,RV62 0.2(X01)

19 37 HW 2013/11/2 COMPAL Dell request. add RZ48, RZ49, QZ15


depop UZ5, UZ6, RZ21, RZ22, CZ35,RC91 0.2(X01)
add RZ51, change QZ12 from 3904 to 3906. make RPE6 to be NC pin, add
RE88

20 36 HW 2013/11/6 COMPAL Dell request 1 pop RE282, depop RE281. change SUS_ON control pin from 0.2(X01)
SUS_ON_EC to SIO_SLP_S4#
2 change RC91, RE88 from 10K to 47K

21 12 HW 2013/11/6 COMPAL UMA Dock has one dimm config add DIMM_DET on UC1.U48 to replace PCH_GPIO48 ,Reserve RC302 &RC303 0.2(X01)

C C
change PJP18 to RZ53 ,PJP19 to RZ47 for VPRO config
22 38 HW 2013/11/6 COMPAL UMA Dock has VPRO & N-VPRO config Add RZ52,RZ46 for NVPRO config 0.2(X01)

1.UA1 pin22 add RA45 0 ohm PU to +3.3V_RUN_AUDIO


23 25 HW 2013/11/6 COMPAL follow vender suggest to solve "Bo" noise 2.UA1 pin21 add RA44 100k ohm to GND 0.2(X01)

1.RPC8 change from 2.2k to 10k


2.UC1.F2 &RPC8.3 change name from I2C0_SDA to PCH_GPIO4
3.UC1.F3 &RPC8.4 change name from I2C0_SCL to PCH_GPIO5
24 22 HW 2013/11/6 COMPAL follow vender suggest 4.UC1.G4 &RPC8.1 change name from I2C1_SDA_VMM to PCH_GPIO6 0.2(X01)
5.UC1.F1 &RPC8.2 change name from I2C1_SCL_VMM to PCH_GPIO7
6.RPV2.1 connect to I2C1_SDA_VMM
8.RPV2.2 connect to I2C1_SCL_VMM
9.Depop RV516, CV116, CV117

1.LV23,LV25 change from BLM15AX102SN1D to BLM15PX181SN1D


B 25 22 HW 2013/11/6 COMPAL To solve CRT display jitter issue 2.CV90,CV101 change from 1uF to 10uF 0.2(X01) B

1.POP RE88,UZ6,RE51
26 37 HW 2013/11/6 COMPAL Base on Pre-PT RSMRST EA result 2. remove QZ12,RZ48,RZ49,RZ50 0.2(X01)

1. change LV22 , LV24


From SM01000N400 S SUPPRE_ MURATA BLM15AX102SN1D 0402
To SM01000NO00 S SUPPRE_ MURATA BLM15PX181SN1D 0402 0.2(X01)
27 22 HW 2013/11/6 COMPAL follow vender suggestion 2. change CV82, CV94 from 1uF to 10uF
3. UV8 pin D3 from +1.05V_VMM_VDDTX to +1.05V_VMM_VDD.
4. UV8 Pin H3, E10, H11 change to NC
5. Change UV8 pin B5, B6 from +3.3V_RUN_VMM to +3.3V_RUN_VDDIO"

Pop R2,R3 & Remove PJP50 0.2(X01)


28 30 HW 2013/11/6 COMPAL Support New NFC module
A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (2/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 50 of 53
5 4 3 2 1
5 4 3 2 1

Version Change List ( P. I. R. List )


Request
Item Page# Title Date Owner Issue Description Solution Description Rev.
Vinafix.com
D D
29 32 HW 2013/11/6 COMPAL follow vender suggestion RA7,RA8 change to 24.9ohm 0.2(X01)

For Delray EC common code GPIO Add RE283 to separate EC and ALW_PWRGD_3V_5V
30 36 HW 2013/11/6 COMPAL definition different 0.2(X01)

For MODPHY power rail contril by JUMP 1.change PJP36 pin1 from +1.05V_M to +1.05V_RUN 0.3(X01)
31 38 HW 2014/02/06 COMPAL directly

Base on PS8338 datasheet, PI0 have 2 level, For PI0, delete RV66 0.3(X01)
32 25 HW 2014/02/10 COMPAL PI1 have 3 level For PI1, add RV100 PD to GND

33 32 HW 2014/02/24 COMPAL USB3.0 repeator Change USB3.0 repeator from PS8711 to PS8713 0.3(X01)

Remove NFC circuit


C
1.remove RC221 0.3(X01) C

34 33 HW 2014/03/06 COMPAL Remove NFC Funciton 2.remove Q1,Q2,U1,R1,R2,R3,C1,C2,C3,C4,C5,RC36,RC37,RC246


3.NC PCH_GPIO28 ; PCH_GPIO70
4.net name PCH_GPIO59 instead of NFC_DET#

EMI test fail , back to SSI SD card change JSD1


35 29 HW 2014/03/06 COMPAL connector. from ALPS_SCDADA0101_19P_NR to TAITW_PSDCT6-20GLBS1NN4H_19P-T 0.3(X01)

1.reserved 0.47uF for +PCH_VCCDSW3_3 , near CPU AH10 pin


36 9,16 HW 2014/03/06 COMPAL follow intel DG 1.2 2.add 10K pull high to +PCH_VCCDSW3_3 for PM_LANPHY_ENABLE, 0.3(X01)
leave RPC1. pin 7 NC

37 30 HW 2014/03/06 COMPAL intel Wigig need 32K clock when DSx 1.Add UZ11&RZ56(@)&RZ57
2.JNGFF1.44 change to WIGIG_32KHZ from SUSCLK 0.3(X01)
3.JNGFF2.60 change to NC from SUSCL

38 34 HW 2014/03/06 COMPAL To solve Power leakage issue. Change R272 from 10K to 100K, and pull up to +3.3V_ALW2 0.3(X01)
B B

9
39 HW 2014/05/09 COMPAL XDP config use CFG3 add RC305 1k PD 0.4(X02)

40 30,38 HW 2014/05/09 COMPAL reduce 0 ohm quantity RC50,RZ42,RZ57,RZ47,RZ53 ,RE283 change to 0-ohm short 0.4(X02)

41 9,27 HW 2014/05/09 COMPAL ESD request ADD CZ68,CC101 0.4(X02)

42 36 HW 2014/05/19 COMPAL DVT2.0 Board ID RE79 change from 130K to 33K 0.4(X02)

WLAN can’t recognize during


A 43 28 HW 2014/06/09 COMPAL enable Unobtrusive mode(Fn+B) Add RL29,RL30 1M PU add on SW_100_ORG# & SW_10_GRN# 0.4(X02) A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (3/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 51 of 53
5 4 3 2 1
5 4 3 2 1

Version Change List ( P. I. R. List )


Request
Item Page# Title Date Owner Issue Description Solution Description Rev.
Vinafix.com
D D
44 29 HW 2014/06/09 COMPAL Follow OZ request No stuff RR11, CR35 0.4(X02)

45 28 HW 2014/06/16 COMPAL Reserver +3.3V_HDD source reserve 1x1m jump PJP66 between +3.3V_RUN and +3.3V_HDD 0.4(X02)

36 HW 2014/06/30 COMPAL Rreserve RE284 switch H_VR_EN log incorrect thermal event during remove battery only
46 0.4(X02)

47 28,35 HW 2014/06/30 COMPAL Change WLAN_LAN_DISBL# to WLAN_DISBL# Correct net name 0.4(X02)

Add discharge schematic to meet


48 22 HW 2014/07/02 COMPAL VMM3320 Spec. Add QV700,RV701,RV702 0.4(X02)

49 29 HW 2014/07/15 COMPAL Follow OZ request Stuff RR11, CR35 0.4(X02)


C C

50 23 HW 2014/07/25 COMPAL Follow Huston RV4 from 100k Change to 270K 0.5(X02)

51 27,15,09 HW 2014/08/25 COMPAL For ESD Stuff CC24,CC83 0.5(X02)

52 06 HW 2014/10/07 COMPAL Remove ME switch.(SW1) RC301 change to 0 ohm short 1.0(A00)

B B

A A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT EE P.I.R (4/4)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Monday, October 13, 2014 Sheet 52 of 53
5 4 3 2 1
5 4 3 2 1

Version Change List ( P. I. R. List )


Request
Item Page# Title Date Owner Issue Description Solution Description Rev.
Vinafix.com
D D
Remove PC808, PC811, PC812 , PC814, PD806, PD807, PD811, PD814, PD819,
PD821, PQ801, PQ807, PQ809, PQ811, PQ812, PQ818, PQ821, PQ828, PQ830,
1 47 Selector 10/8 Compal Remove slice battery support circuit PQ831, PR802, PR804, PR808, PR813, PR815, PR816, PR817, PR821, PR823, X01
PR825, PR834, PR836, PR837, PR839, PR849, PR852, PR861, PU805, PU807,
PU808

Remove PC923, PC924, PC925, PC926, PC927, PC928, PC929, PC930, PC931,
2 45 VCC_CORE 10/8 Compal To prevent acoustic noise issue PC940, PC941, PC943, PC946, PC947, PC948 X01
Add PC966

3 42 1.35V_MEN 10/8 RICHTEK To prevent IC damage Add PR204 X01

Change PR713, PR725 to 100k


4 46 Charger 10/8 Compal Fine tune divider voltage Change PR715, PR729 to 154k X01

Change PR307 to 7.5k


C
Change PR310, PR102, PR104, PR403 to 10k C

+1.05V_M Change PR100 to 6.49k


5 41,43,44 +1.5V_RUN X01
10/22 Compal To improve the ability of anti-noise Change PR101 to 15k
+3V/+5V Change PR402 to 8.66k

Change /BATPRES pin control net from /BATPRES Pop PR728


6 46 Charger 10/25 Compal to PBAT_PRES# Depop PR816 X01

7 45 VCC_CORE 10/31 Compal Fine tune IMON Add PR518, PR524, PR525 X01

8 ALL ALL 10/31 Compal RF request Add PC521, PC206, PC106, PC311, PC732 ( 0.1uF ) X01

Pop PR111,PC111,PR112,PC114,PR203,PC208,PR305,PC301,PR522,PC508,
9 ALL ALL 10/31 Compal RF request (4.7ohm, 680pF) X01

B B
10 46 Charger 10/31 Compal To prevent VCP trigger PROCHOT# PR703 change to 100ohm X01
For peak power shifting, to avoid back to back turn 1)depop PQ6 X03
11 46 Charger 6/26 Compal on toO slowly when battery remove. 2)new add PQ712, Drain connect to ACAV_IN
3)depop PQ829

for decrease audible noise, Use charger BQ24777 1) PL701 change from 2.2U to 3.3u X03
12 46 Charger 7/7 Compal PG2.0 with work around of 3.3uH inductor, from (SH00000YF00) S COIL 2.2UH +-20% 12A 10X10X4 MOLDING
and alignment with Houston, so add 2*10uF caps to (SH00000IC00) S COIL 3.3UH +-20% PIMB104T-3R3MS 10A to
in PC706, PC707
2) add 0805 MLCC in PC706, PC707
(SE00000QK00) S CER CAP 10U 25V K X5R 0805 H1.25

40 +DCIN EMI requirement: Please help to pop PD5, PC119(1uF) Pop


13 7/10 Compal to implement in DVT2.0 BOM. X03
41 +3V/+5V 1)PD5 P/N:(SC600001600) S DIO ROW AZC199-02S.R7G C/C SOT23 ESD
2)PC119 P/N:(SE080105K80) S CER CAP 1U 10V K X5R 0603
A A

14 40 +DCIN 2014 Compal follow Houston/ EMI requirement: remove main sourceChange from
(SC600001600) S DIO ROW AZC199-02S.R7G C/C SOT23 ESD
A00
/9/26 (AMC) (SC600001600) to DELL CONFIDENTIAL/PROPRIETARY
S DIO ROW AZC199-02S.R7G C/C SOT23 ESD (SCA00000T00) S ZEN ROW PESD5V0U2BT 3P C/C SOT23 ESD
to avoid negative spike to demage PD5
註註(H=1.1mm) Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT PWR P.I.R (1/1)
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION, Size Document Number Rev
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD 1.0
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT. LA-A961P
Date: Tuesday, October 07, 2014 Sheet 53 of 53
5 4 3 2 1

You might also like